MC10EP31:3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset
The MC10/100EP31 is a D flip-flop with set and reset. The device is pin and functionally equivalent to the EL31 and LVEL31 devices. With AC performance much faster than the EL31 and LVEL31 devices, the EP31 is ideal for applications requiring the fastest AC performance available. Both set and reset inputs are asynchronous, level triggered signals. Data enters the master portion of the flip-flop when CLK is low and is transferred to the slave, and thus the outputs, upon a positive transition of the CLK.
技术特性
- 340ps Typical Propagation Delay
- Maximum Frequency > 3 GHz Typical
- PECL Mode Operating Range: VCC= 3.0 V to 5.5 V
with VEE= 0 V
- NECL Mode Operating Range: VCC= 0 V
with VEE= –3.0 V to –5.5 V
- Open Input Default State
- Q Output will default LOW with inputs open or at VEE
- Pb-Free Packages are Available
|
封装图 MARKING DIAGRAM
|
订购信息 Ordering Information
产品 |
状况 |
Compliance |
具体说明 |
封装 |
MSL* |
容器 |
预算价格 (1千个数量的单价) |
类型 |
外形 |
类型 |
数量 |
MC10EP31DG |
Active |
|
3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset |
SOIC-8 |
751-07 |
1 |
Tube |
98 |
|
MC10EP31DR2G |
Active |
|
3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset |
SOIC-8 |
751-07 |
1 |
Tape and Reel |
2500 |
|
MC10EP31DTG |
Active |
|
3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset |
TSSOP-8 |
948R-02 |
3 |
Tube |
100 |
|
MC10EP31DTR2G |
Active |
|
3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset |
TSSOP-8 |
948R-02 |
3 |
Tape and Reel |
2500 |
|
MC10EP31MNR4G |
Active |
|
3.3 V / 5.0 V ECL D Flip-Flop with Set and Reset |
DFN-8 |
506AA |
1 |
Tape and Reel |
1000 |
|
数据资料DataSheet下载