MG2RTP

KeyValue
Temp. Range (deg C):-55 to 125
Operating Voltage (Vcc):3 and 5

Atmel 0.5-micron, array based, CMOS product covering most system integration needs with arrays of up to 270K gates. It is manufactured using a 0.5 micron drawn, three metal layers, CMOS process called SCMOS 3/2RTP. Its base cell architecture provides a high routability of logic with extremely dense compiled RAM and DPRAM. ROM can be generated using synthesis tools. Accurate control of clock distribution can be achieved with PLL hardware and clock tree synthesis software. New noise prevention techniques are applied in the array and in the periphery.

DataSheet 数据手册
Brochures and Flyers
Overview
5962-00B03 (for MG2RTP series) Standard Microcircuit Drawing (文件大小: 815853, 54 页数, 更新时间: 04/2008)
5962-03B01 (for MG2RTP series) Standard Microcircuit Drawing (文件大小: 275053, 23 页数, 修订版 D, 更新时间: 06/2008)
MG2RTP Complete (文件大小: 166981, 13 页数, 修订版 M, 更新时间: 06/2006)
Atmel Rad-Hard ASIC (文件大小: 0.29 MB, 4 页数, 修订版 A, 更新时间: 06/2015)
Atmel Aerospace Rad-Hard Integrated Circuits (文件大小: 785 KB, 16 页数, 更新时间: 06/2015)
Aerospace Products Quality Flows (文件大小: 154 KB, 7 页数, 修订版 G, 更新时间: 06/2014)