MH1RT

KeyValue
Temp. Range (deg C):-55 to 125
Operating Voltage (Vcc):3 and 5

Gate arrays and embedded arrays fabricated on a radiation hardened 0.35-micron CMOS process, with up to four levels of metal for interconnect. These devices feature arrays of up to 1.6 million routable gates and 596 pads. High density and high pin count capabilities coupled with an ability to embed cores or memories on the same silicon make these arrays one of the best choices for system level integration. These devices are supported by an advanced software environment based on industry standards linking proprietary and commercial tools. Verilog®, DFT®, Synopsys®, and Vital are the reference front end tools. The Cadence® Logic Design Planner associated with timing driven layout provides an efficient back end cycle.

DataSheet 数据手册
Brochures and Flyers
Overview
5962-01B01 (for MH1 and MH1RT series) Standard Microcircuit Drawing (文件大小: 435261, 64 页数, 更新时间: 01/2007)
5962-08B01 (for MH1 and MH1RT series) Standard Microcircuit Drawing Complete (文件大小: 143032, 22 页数, 修订版 C, 更新时间: 07/2010)
5V Compliant Buffers with Core Powered AT 2.5V Errata (文件大小: 109773, 13 页数, 修订版 A, 更新时间: 04/2009)
9202-076 ESCC Detail Specification Complete (文件大小: 855082, 34 页数, 修订版 4, 更新时间: 11/2010)
LVDS in MH1RT technology Errata (文件大小: 351581, 8 页数, 修订版 A, 更新时间: 10/2010)
MH1RT ARAM Compiler Errata (文件大小: 34718, 1 页数, 修订版 A, 更新时间: 03/2009)
MH1RT Complete (文件大小: 238878, 20 页数, 修订版 K, 更新时间: 11/2007)
Atmel Rad-Hard ASIC (文件大小: 0.29 MB, 4 页数, 修订版 A, 更新时间: 06/2015)
Atmel Aerospace Rad-Hard Integrated Circuits (文件大小: 785 KB, 16 页数, 更新时间: 06/2015)
Aerospace Products Quality Flows (文件大小: 154 KB, 7 页数, 修订版 G, 更新时间: 06/2014)