74LVC16374ADGG: 16位边沿触发D型触发器;5 V容压(三态)

74LVC16374A和74LVCH16374A是16位边沿触发式触发器,具有用于每个触发器总线保持(仅74LVCH16374A)的独立D类输入以及用于总线应用的三态输出。它由八个正沿触发式触发器的两部分组成。每个八路器件都具有一个时钟输入(nCP)和一个输出使能(nOE)。

触发器会存储它们各自的D输入状态,满足时钟(CP)从低到高转换的建立和保持时间要求。

引脚nOE为低电平时,触发器的内容在输出处可用。引脚nOE为高电平时,输出会进入高阻抗关断状态。输入nOE的操作不会影响触发器的状态。

输入可从3.3 V器件或5 V器件驱动。禁用时,输出上最多可施加5.5 V的电压。这些特性允许在3.3 V和5 V混合电压应用中使用这些器件。

总线保持数据输入无需用外部上拉电阻来保持闲置输入。

Outline 3d SOT362-1
数据手册 (1)
名称/描述Modified Date
16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state (REV 11.0) PDF (138.0 kB) 74LVC_LVCH16374A [English]16 Jan 2013
应用说明 (5)
名称/描述Modified Date
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English]13 Mar 2013
Package lead inductance considerations in high-speed applications (REV 1.0) PDF (43.0 kB) AN212 [English]13 Mar 2013
Pin FMEA for LVC family (REV 1.0) PDF (44.0 kB) AN11009 [English]04 Feb 2011
Power considerations when using CMOS and BiCMOS logic devices (REV 1.0) PDF (100.0 kB) AN263 [English]05 Feb 2002
Interfacing 3 Volt and 5 Volt Applications (REV 1.0) PDF (63.0 kB) AN240 [English]15 Sep 1995
封装信息 (1)
名称/描述Modified Date
plastic thin shrink small outline package; 48 leads; body width 6.1 mm (REV 1.0) PDF (467.0 kB) SOT362-1 [English]08 Feb 2016
包装 (1)
名称/描述Modified Date
TSSOP48; Reel pack; SMD, 13" Q1/T1 Standard product orientation Orderable part number ending ,118 or... (REV 5.0) PDF (242.0 kB) SOT362-1_118 [English]15 Apr 2013
支持信息 (1)
名称/描述Modified Date
Footprint for wave soldering (REV 1.0) PDF (16.0 kB) SSOP-TSSOP-VSO-WAVE [English]08 Oct 2009
IBIS
订购信息
型号状态Family功能VCC (V)说明Logic switching levelsPackage versionOutput drive capability (mA)tpd (ns)fmax (MHz)Power dissipation considerationsTamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pins
74LVC16374ADGGActiveLVCD-type flip-flops1.2 - 3.6positive-edge trigger (3-state)CMOS/LVTTLSOT362-1+/- 243.8150low-40~125822.037TSSOP4848
封装环保信息
产品编号封装说明Outline Version回流/波峰焊接包装产品状态部件编号订购码 (12NC)Marking化学成分RoHS / 无铅 / RHF无铅转换日期EFRIFR(FIT)MTBF(小时)MSLMSL LF
74LVC16374ADGGSOT362-1SSOP-TSSOP-VSO-WAVEBulk PackActive74LVC16374ADGG,112 (9352 351 90112)LVC16374A74LVC16374ADGGAlways Pb-free123.83.872.58E811
Reel 13" Q1/T1Active74LVC16374ADGG,118 (9352 351 90118)LVC16374A74LVC16374ADGGAlways Pb-free123.83.872.58E811
Tube in DrypackWithdrawn74LVC16374ADGG,512 (9352 351 90512)LVC16374A74LVC16374ADGGweek 14, 2005123.83.872.58E822
16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state 74LVC16374ADL
Sorting through the low voltage logic maze 74LVC_H_245A_Q100
Package lead inductance considerations in high-speed applications 74LVC_H_245A_Q100
Pin FMEA for LVC family 74LVC1G123_Q100
Power considerations when using CMOS and BiCMOS logic devices 74AHCT244PW
Interfacing 3 Volt and 5 Volt Applications 74LVC377PW
lvc163 IBIS model 74LVC163PW
lvc16374a IBIS model 74LVC16374ADL
plastic thin shrink small outline package; 48 leads; body width 6.1 mm 74LVC_H_16245A_Q100
SSOP-TSSOP-VSO-WAVE LPC1114FDH28
TSSOP48; Reel pack; SMD, 13" Q1/T1 Standard product orientation Orderable part number ending ,118 or... 74LVC_H_16245A_Q100
74LVTN16245B