MC100EP16VT: Differential Driver / Receiver with Variable Output Swing and Internal Input Termination

The MC100EP16VT is a differential receiver functionally equivalent to the 100EP16 with input pins controlling the amplitude of the outputs (pin 1) and providing an internal termination network (pin 4).The VCTRL input pin controls the output amplitude of the EP16VT and is referenced to VCC. The operational range of the VCTRL input is from ≤ VBB (a supply at VCC -1.42 V, maximum output amplitude) to VCC (minimum output amplitude). VBB is an externally supplied voltage equal to VCC -1.42 V. A variable resistor between VCC and VBB, with the wiper driving VCTRL, can control the output amplitude. Typical application circuits and a VCTRL Voltage vs. Output Amplitude graph are described in this data sheet. When left open, the VCTRL pin will be internally pulled down to VEE and operate as a standard EP16, with 100% output amplitude.The VTT input pin offers an internal termination network for a 50 line impedance environment. For further reference, see Application Note AND8020, Termination of ECL Logic Devices. Input considerations are required for D and Dbar under no signal conditions to prevent instability.Special considerations are required for differential inputs under No Signal conditions to prevent instability.

特性
  • 220 ps Propagation Delay
  • Maximum Frequency > 4 GHz Typical
  • The 100 Series Contains Temperature Compensation
  • PECL Mode Operating Range:VCC= 3.0 V to 5.5 V with VEE= 0 V
  • NECL Mode Operating Range:VCC= 0 V with VEE= -3.0 V to -5.5 V
  • Open Input Default State
  • 50Ω Internal Termination Resistor
  • Pb-Free Packages are Available
应用
  • Free Running Crystal Oscillators
封装
应用注释 (15)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
ECLinPS Plus™ Spice Modeling KitAND8009/D (343.0kB)11
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuideAND8002 (71kB)12
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Phase Lock Loop General OperationsAND8040/D (64.0kB)3
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
Using Wire-OR Ties in ECLInPS™ DesignsAN1650/D (1130.0kB)3
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
3.3 V / 5 V ECL Differential Receiver/Driver with Variable Output Swing and Internal Input TerminationMC100EP16VT/D (193kB)5Aug, 2016
仿真模型 (3)
Document TitleDocument ID/SizeRevisionRevision Date
IBS Model for MC100EP16DT 3.3VMC100EP16DT_33.IBS (5.0kB)2
IBIS Model for mc100ep16d 5.0VMC100EP16D_50.IBS (5.0kB)2
IBIS Model for mc100ep16dt 5.0VMC100EP16DT_50.IBS (5.0kB)2
封装图纸 (3)
Document TitleDocument ID/SizeRevision
DFN8 2.0x2.0x0.9mm, 0.5p506AA (31.8kB)F
SOIC-8 Narrow Body751-07 (62.6kB)AK
TSSOP 8 3.0x3.0x0.95 mm948R-02 (77.3kB)A
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
MC100EP16VTDGLifetimePb-free Halide freeSOIC-8751-071Tube98
MC100EP16VTDR2GLifetimePb-free Halide freeSOIC-8751-071Tape and Reel2500
MC100EP16VTDTGActivePb-free Halide freeTSSOP-8948R-023Tube100联系BDTIC
MC100EP16VTDTR2GLifetimePb-free Halide freeTSSOP-8948R-023Tape and Reel2500
MC100EP16VTMNR4GLifetimePb-free Halide freeDFN-8506AA1Tape and Reel1000
订购产品技术参数
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
MC100EP16VTDTGSignal Driver11:1ECLECL3.3 50.2200.31704000
3.3 V / 5 V ECL Differential Receiver/Driver with Variable Output Swing and Internal Input Termination (193kB) MC100EP16VT
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
ECLinPS Plus™ Spice Modeling Kit MC10EPT20
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information Guide NB100LVEP91
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Phase Lock Loop General Operations MC10H604
Storage and Handling of Drypack Surface Mount Device NB3U23C
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
Using Wire-OR Ties in ECLInPS™ Designs MC10H351
IBS Model for MC100EP16DT 3.3V MC100EP16VT
IBIS Model for mc100ep16d 5.0V MC100EP16VT
IBIS Model for mc100ep16dt 5.0V MC100EP16VT
SOIC-8 Narrow Body CM1216
TSSOP 8 3.0x3.0x0.95 mm NB100ELT23L
DFN8 2.0x2.0x0.9mm, 0.5p NUF4220