MC100EP91: PECL to NECL Translator
The MC100EP91 is a triple AnyLevel™ positive input to NECL output translator. The device accepts LVPECL, LVTTL, LVCMOS, HSTL, CML or LVDS signals, and translates them to differential NECL output signals. VEE at -3.0 V to -5.5 V.
特性- Maximum Input Clock Frequency > 2.0 GHz Typical
- Maximum Input Data Rate > 2.0 Gb/s Typical
- 500 ps Typical Propagation Delay
- Operating Range: VCC = 2.375 V to 3.8 V; VEE = 3.0 V to 5.5 V; GND = 0 V
- Q Output will Default LOW with Inputs Open or at GND
|
应用- General Purpose Data and Clock Level Translation
|
应用注释 (10)
数据表 (1)
仿真模型 (1)
封装图纸 (2)
产品订购型号
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
MC100EP91DWG | Active | Pb-free
Halide free | SOIC-20W | 751D-05 | 3 | Tube | 38 | 联系BDTIC |
MC100EP91DWR2G | Active | Pb-free
Halide free | SOIC-20W | 751D-05 | 3 | Tape and Reel | 1000 | 联系BDTIC |
MC100EP91MNG | Active | Pb-free
Halide free | QFN-24 | 485L-01 | 1 | Tube | 92 | 联系BDTIC |
MC100EP91MNR2G | Active | Pb-free
Halide free | QFN-24 | 485L-01 | 1 | Tape and Reel | 3000 | 联系BDTIC |
订购产品技术参数
Product | Channels | Input Level | Output Level | VCC Typ (V) | fMax Typ (MHz) | tpd Typ (ns) | tR & tF Max (ps) |
---|
MC100EP91DWG | 3 | CML
ECL
LVDS
CMOS
TTL | ECL | 3.3 | 2 | 0.5 | 250 |
MC100EP91DWR2G | 3 | ECL
TTL
LVDS
CMOS
CML | ECL | 3.3 | 2 | 0.5 | 250 |
MC100EP91MNG | 3 | CML
TTL
LVDS
ECL
CMOS | ECL | 3.3 | 2 | 0.5 | 250 |
MC100EP91MNR2G | 3 | ECL
LVDS
CMOS
TTL
CML | ECL | 3.3 | 2 | 0.5 | 250 |