Preferred Device

# Medium-Power Plastic PNP Silicon Transistors

These medium–power, high–performance plastic devices are designed for driver circuits, switching, and amplifier applications.

#### **Features**

- Pb-Free Package is Available\*\*
- Low Saturation Voltage  $V_{CE(sat)} = 0.6 \text{ Vdc (Max)} @ I_C = 1.0 \text{ A}$
- Excellent Power Dissipation Due to Thermopad Construction,  $P_D = 30~W \ @ T_C = 25 \ ^{\circ}C$
- Excellent Safe Operating Area
- Gain Specified to  $I_C = 1.0 \text{ A}$
- Complement to NPN 2N4921, 2N4922, 2N4923

#### **MAXIMUM RATINGS**

| Rating                                                               | Symbol                            | Value          | Unit      |
|----------------------------------------------------------------------|-----------------------------------|----------------|-----------|
| Collector – Emitter Voltage 2N4918 2N4919 2N4920                     | V <sub>CEO</sub>                  | 40<br>60<br>80 | Vdc       |
| Collector – Base Voltage  2N4918 2N4919 2N4920                       | V <sub>СВО</sub>                  | 40<br>60<br>80 | Vdc       |
| Emitter – Base Voltage                                               | V <sub>EBO</sub>                  | 5.0            | Vdc       |
| Collector Current – Continuous<br>(Note 1)                           | I <sub>C</sub><br>(Note 2)        | 1.0<br>3.0     | Adc       |
| Base Current                                                         | Ι <sub>Β</sub>                    | 1.0            | Adc       |
| Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 30<br>0.24     | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                  | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150    | °C        |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- 1. The 1.0 A max  $I_C$  value is based upon JEDEC current gain requirements. The 3.0 A max value is based upon actual current–handling capability of the device (See Figure 5).
- 2. Indicates JEDEC Registered Data for 2N4918 Series.

## THERMAL CHARACTERISTICS (Note 3)

| Characteristic                          | Symbol | Max  | Unit |
|-----------------------------------------|--------|------|------|
| Thermal Resistance,<br>Junction–to–Case | θЈС    | 4.16 | °C/W |

3. Recommend use of thermal compound for lowest thermal resistance.



http://onsemi.com

## 3.0 A, 40–80 V, 30 W GENERAL PURPOSE POWER TRANSISTORS



#### **MARKING DIAGRAM**



xx = 18, 19, 20 Y = Year WW = Work Week

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

\*Preferred devices are recommended choices for future use and best overall value.

<sup>\*\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                              |                            | Symbol                | Min            | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------|----------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                         |                            |                       |                | •                 | •    |
| Collector–Emitter Sustaining Voltage (Note 4) $(I_C = 0.1 \text{ Adc}, I_B = 0)$                                                                                                            | 2N4918<br>2N4919<br>2N4920 | V <sub>CEO(sus)</sub> | 40<br>60<br>80 | -<br>-<br>-       | Vdc  |
| Collector Cutoff Current $(V_{CE} = 20 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 30 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 40 \text{ Vdc}, I_B = 0)$                                                     | 2N4918<br>2N4919<br>2N4920 | I <sub>CEO</sub>      | -<br>-<br>-    | 0.5<br>0.5<br>0.5 | mAdc |
| Collector Cutoff Current $(V_{CE} = Rated \ V_{CEO}, \ V_{BE(off)} = 1.5 \ Vdc)$ $(V_{CE} = Rated \ V_{CEO}, \ V_{BE(off)} = 1.5 \ Vdc, \ T_{C} = 125 \ C$                                  |                            | I <sub>CEX</sub>      | -<br>-         | 0.1<br>0.5        | mAdc |
| Collector Cutoff Current $(V_{CB} = Rated V_{CB}, I_E = 0)$                                                                                                                                 |                            | I <sub>CBO</sub>      | -              | 0.1               | mAdc |
| Emitter Cutoff Current<br>(V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0)                                                                                                                   |                            | I <sub>EBO</sub>      | -              | 1.0               | mAdc |
| ON CHARACTERISTICS                                                                                                                                                                          |                            |                       |                |                   |      |
| DC Current Gain (Note 4) $ (I_C = 50 \text{ mAdc}, V_{CE} = 1.0 \text{ Vdc}) $ $ (I_C = 500 \text{ mAdc}, V_{CE} = 1.0 \text{ Vdc}) $ $ (I_C = 1.0 \text{ Adc}, V_{CE} = 1.0 \text{ Vdc}) $ |                            | h <sub>FE</sub>       | 40<br>30<br>10 | _<br>150<br>_     | _    |
| Collector–Emitter Saturation Voltage (Note 4) (I <sub>C</sub> = 1.0 Adc, I <sub>B</sub> = 0.1 Adc)                                                                                          |                            | V <sub>CE(sat)</sub>  | -              | 0.6               | Vdc  |
| Base–Emitter Saturation Voltage (Note 4) (I <sub>C</sub> = 1.0 Adc, I <sub>B</sub> = 0.1 Adc)                                                                                               |                            | V <sub>BE(sat)</sub>  | -              | 1.3               | Vdc  |
| Base–Emitter On Voltage (Note 4)<br>(I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 1.0 Vdc)                                                                                                   |                            | V <sub>BE(on)</sub>   | -              | 1.3               | Vdc  |
| SMALL-SIGNAL CHARACTERISTICS                                                                                                                                                                |                            |                       |                | •                 | •    |
| Current-Gain - Bandwidth Product (I <sub>C</sub> = 250 mAdc, V <sub>CE</sub> = 10 Vdc, f = 1.0 MHz)                                                                                         |                            | f <sub>T</sub>        | 3.0            | -                 | MHz  |
| Output Capacitance (V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 100 kHz)                                                                                                              |                            | C <sub>ob</sub>       | _              | 100               | pF   |
| Small-Signal Current Gain (I <sub>C</sub> = 250 mAdc, V <sub>CE</sub> = 10 Vdc, f =                                                                                                         | = 1.0 kHz)                 | h <sub>fe</sub>       | 25             | -                 | _    |

<sup>4.</sup> Pulse Test: PW  $\approx$  300  $\mu s,$  Duty Cycle  $\approx$  2.0%

## **ORDERING INFORMATION**

| Device  | Package             | Shipping <sup>†</sup> |
|---------|---------------------|-----------------------|
| 2N4918  | TO-225              | 500 Unit / Bulk       |
| 2N4919  | TO-225              | 500 Unit / Bulk       |
| 2N4920  | TO-225              | 500 Unit / Bulk       |
| 2N4920G | TO-225<br>(Pb-Free) | 500 Unit / Bulk       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Power Derating



Figure 2. Switching Time Equivalent Test Circuit



Figure 3. Turn-On Time



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  operation i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_C$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}C$ . At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Storage Time



Figure 7. Fall Time

## TYPICAL DC CHARACTERISTICS



Figure 8. Current Gain



Figure 9. Collector Saturation Region



Figure 10. Effects of Base-Emitter Resistance



Figure 11. "On" Voltage



Figure 12. Collector Cut-Off Region



Figure 13. Temperature Coefficients

## **PACKAGE DIMENSIONS**

**TO-225** CASE 77-09 ISSUE Z



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M. 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. 077-01 THRU -08 OBSOLETE, NEW STANDARD 077-09.

|     | INCHES |       | INCHES MILLIME |       |
|-----|--------|-------|----------------|-------|
| DIM | MIN    | MAX   | MIN            | MAX   |
| Α   | 0.425  | 0.435 | 10.80          | 11.04 |
| В   | 0.295  | 0.305 | 7.50           | 7.74  |
| С   | 0.095  | 0.105 | 2.42           | 2.66  |
| D   | 0.020  | 0.026 | 0.51           | 0.66  |
| F   | 0.115  | 0.130 | 2.93           | 3.30  |
| G   | 0.094  | BSC   | 2.39           | BSC   |
| Н   | 0.050  | 0.095 | 1.27           | 2.41  |
| J   | 0.015  | 0.025 | 0.39           | 0.63  |
| K   | 0.575  | 0.655 | 14.61          | 16.63 |
| M   | 5° TYP |       | 5°             | TYP   |
| Q   | 0.148  | 0.158 | 3.76           | 4.01  |
| R   | 0.045  | 0.065 | 1.15           | 1.65  |
| S   | 0.025  | 0.035 | 0.64           | 0.88  |
| U   | 0.145  | 0.155 | 3.69           | 3.93  |
| ٧   | 0.040  |       | 1.02           |       |

STYLE 1:

PIN 1. EMITTER

- 2. COLLECTOR
- BASE

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.