# 3-to-8 Line Decoder The MC74VHCT138A is an advanced high speed CMOS 3-to-8 decoder fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. When the device is enabled, three Binary Select inputs (A0-A2) determine which one of the outputs $(\overline{Y0}-\overline{Y7})$ will go Low. When enable input E3 is held Low or either $\overline{E2}$ or $\overline{E1}$ is held High, decoding function is inhibited and all outputs go high. E3, $\overline{E2}$ , and $\overline{E1}$ inputs are provided to ease cascade connection and for use as an address decoder for memory systems. The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3 V to 5.0 V, because they have full 5.0 V CMOS level output swings. The VHCT138A input structures provide protection when voltages between 0 V and 5.5 V are applied, regardless of the supply voltage. The output structures also provide protection when $V_{\rm CC}=0$ V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. #### **Features** - High Speed: $t_{PD} = 7.6 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A \text{ (Max)}$ at $T_A = 25 \text{°C}$ - TTL-Compatible Inputs: $V_{IL} = 0.8 \text{ V}$ ; $V_{IH} = 2.0 \text{ V}$ - Power Down Protection Provided on Inputs and Outputs - Balanced Propagation Delays - Designed for 4.5 V to 5.5 V Operating Range - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model > 2000 V; Machine Model > 200 V - Chip Complexity: 122 FETs or 30.5 Equivalent Gates - Pb-Free Packages are Available\* ### ON Semiconductor® http://onsemi.com MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb–Free Package (Note: Microdot may be in either location) #### **PIN ASSIGNMENT** #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **FUNCTION TABLE** | | Inputs | | | Outputs | | | | | | | | | | |----|--------|----|----|------------|----|----|----|----|----|----|----|----|----| | E3 | E2 | E1 | A2 | <b>A</b> 1 | Α0 | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | | Х | Χ | Н | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | X | Н | Χ | X | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | L | Χ | Χ | Х | Χ | Χ | Н | Н | Н | Η | Н | Н | Н | Н | | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | #### **LOGIC DIAGRAM** H = high level (steady state); L = low level (steady state); X = don't care #### **EXPANDED LOGIC DIAGRAM** #### **IEC LOGIC DIAGRAM** #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------------------------------------------------|--------------------------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | - 0.5 to + 7.0 | V | | V <sub>out</sub> | DC Output Voltage $V_{CC} = 0$<br>High or Low State | - 0.5 to + 7.0<br>- 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input Diode Current | - 20 | mA | | I <sub>OK</sub> | Output Diode Current (V <sub>OUT</sub> < GND; V <sub>OUT</sub> > V <sub>CC</sub> ) | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Packages† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. †Derating - SOIC Packages: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |---------------------------------|-----------------------------------------------------|------|------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | 3.0 | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage $V_{CC} = 0$<br>High or Low State | 0 | 5.5<br>V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 5.0V \pm 0.5V$ | 0 | | ns/V | The $\theta_{JA}$ of the package is equal to 1/Derating. Higher junction temperatures may affect the expected lifetime of the device per the table and figure below. # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 1. Failure Rate vs. Time Junction Temperature #### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | Т | A = 25° | С | T <sub>A</sub> ≤ | 85°C | <b>T</b> <sub>A</sub> ≤ ' | 125°C | | |------------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------|-------------------|------------|--------------------|-------------------|--------------------|---------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | | 3.0<br>4.5<br>5.5 | 1.4<br>2.0<br>2.0 | | | 1.4<br>2.0<br>2.0 | | 1.4<br>2.0<br>2.0 | | V | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | | 3.0<br>4.5<br>5.5 | | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu\text{A}$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4 \text{ mA}$ $I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu\text{A}$ | 3.0<br>4.5 | | 0.0<br>0.0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | I <sub>IN</sub> | Maximum Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to 5.5 | | | ± 0.1 | | ± 1.0 | | ± 1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 4.0 | | 40.0 | | 40.0 | μΑ | | I <sub>CCT</sub> | Quiescent Supply Current | V <sub>IN</sub> = 3.4 V | 5.5 | | | 1.35 | | 1.50 | | 1.50 | mA | | I <sub>OPD</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5 V | 0.0 | | | 0.5 | | 5.0 | | 5.0 | μΑ | #### AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ ) | | | | | T <sub>A</sub> = 25°C | | <b>T</b> <sub>A</sub> = ≤ 85°C | | $T_A \le 125^{\circ}C$ | | | | |----------------------------------------|---------------------------------------------------|--------------------------|------------------------------|-----------------------|-------------|--------------------------------|------------|------------------------|------------|--------------|------| | Symbol | Parameter | Test Condi | itions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Input A to Y | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 9.5<br>10.8 | 14.5<br>15.5 | 1.0<br>1.0 | 16.0<br>17.0 | 1.0<br>1.0 | 16.0<br>17.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.6<br>8.1 | 10.4<br>11.4 | 1.0<br>1.0 | 12.0<br>13.0 | 1.0<br>1.0 | 12.0<br>13.0 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Input E3 to Y | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 9.7<br>9.5 | 13.0<br>14.0 | 1.0<br>1.0 | 14.5<br>15.5 | 1.0<br>1.0 | 14.5<br>15.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.6<br>7.1 | 9.1<br>10.1 | 1.0<br>1.0 | 10.5<br>11.5 | 1.0<br>1.0 | 10.5<br>11.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Input E1 or E2 to Y | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 10.1<br>9.9 | 14.0<br>15.0 | 1.0<br>1.0 | 15.5<br>16.5 | 1.0<br>1.0 | 15.5<br>16.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.0<br>7.5 | 9.6<br>10.6 | 1.0<br>1.0 | 11.0<br>12.0 | 1.0<br>1.0 | 11.0<br>12.0 | | | C <sub>IN</sub> | Maximum Input Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |----------|----------------------------------------|----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 1) | 49 | pF | <sup>1.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. #### **SWITCHING WAVEFORMS** Figure 2. Figure 3. \*Includes all probe and jig capacitance Figure 5. Test Circuit #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | MC74VHCT138ADR2 | SOIC-16 | 2500 Tape & Reel | | MC74VHCT138ADR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74VHCT138ADTR2 | TSSOP-16* | 2500 Tape & Reel | | MC74VHCT138ADTRG | TSSOP-16* | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. #### **PACKAGE DIMENSIONS** SOIC-16 **D SUFFIX** CASE 751B-05 **ISSUE J** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER ANS Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### **PACKAGE DIMENSIONS** TSSOP-16 DT SUFFIX CASE 948F-01 ISSUE A #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE - 5. DIMENSION K DOES NO I INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | C | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 BSC | | | | М | 0° | 8° | 0° | 8 ° | | ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.