# 1.8V / 2.5V CML 12.5 Gbps Programmable **Pre-Emphasis Copper/Cable Driver with** Selectable Equalizer Receiver ## ON Semiconductor® http://onsemi.com ## **Description** The NB7VPQ16M is a high performance single channel programmable Pre-Emphasis CML Driver with an Equalizer Receiver (signal enhancer) that operates up to 12.5Gbps with a 1.8V or 2.5V power supply. When placed in series with a Data/Clock path, the NB7VPO16M inputs will compensate the degraded signal transmitted across a FR4 PCB backplane or cable interconnect. Therefore, the serial data rate is increased by reducing Inter-Symbol Interference (ISI) caused by losses in copper interconnect or long cables. Multi-Level Inputs w/ Internal Termination The Pre-Emphasis buffer is controlled using a serial bus via the SDIN (Serial Data In) and SCLKIN (Serial Clock In) control inputs and contains circuitry which provides sixteen programmable Pre-Emphasis settings to select the optimal output compensation level. These selectable output levels will handle various backplane lengths and cable lines. The first four SDIN bits (D3:D0) will digitally select 0 dB through 12 dB typical of de-emphasis (see Table 1). For cascaded applications, the shifted SDIN and SCLKIN signals are presented at the SDOUT and SCLKOUT pins. The 5<sup>th</sup>-bit (LSB) of the serial data bits allows for enabling the equalization function of the receiver. The differential Data / Clock inputs incorporate a pair of internal 50- $\Omega$ termination resistors, in a 100- $\Omega$ center-tapped configuration, via the VT pin and will accept LVPECL, CML or LVDS logic levels. This feature provides transmission line termination on-chip, at the receiver end, eliminating external components. The NB7VPQ16M is a member of the GigaComm<sup>™</sup> family of high performance Data/Clock products with Pre-Emphasis/Equalization (PEEQ). #### **Features** - Maximum Input Data Rate > 12.5Gbps - Maximum Input Clock Frequency > 8GHz - Drives Up To 18-inches of FR4 - (16) Programmable Output De-emphasis Levels; 0dB through 12dB - 100ps typical Propagation Delay - Differential CML Outputs, 400mV peak-to-peak, typical (PE = 0dB) - Operating Range: $V_{CC} = 1.71V$ to 2.625V, GND = 0V - Internal Output Termination Resistors, 50- $\Omega$ - QFN-16 Package, 3mm x 3mm, Pb-free - -40°C to +85°C Ambient Operating Temperature product document contains information ON Semiconductor reserves the right to change or discontinue this product without notice. This document, and the information contained herein, is CONFIDENTIAL AND PROPRIETARY and the property of Semiconductor Components Industries, LLC., dba ON Semiconductor. It shall not be used, published, disclosed or disseminated outside of the Company, in whole or in part, without the written permission of ON Semiconductor. Reverse engineering of any or all of the information contained herein is strictly prohibited. © 2003, SCILLC. All Rights Reserved. ## MARKING DIAGRAM\* NB7V PQ16M **ALYW** = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package ► SDOUT (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. **SDIN** Figure 1. Simplified Logic Diagram Rev. 9-29-08 Figure 2. Detailed Block Diagram of NB7VPQ16M Table 1. Typical Pre-Emphasis Control Table, EQ=0, 25°C, VCC = 1.8V | | 4-bit PE | PE Output | VODPE | | |---------|-------------|--------------------|---------|--| | Decimal | MSB LSB | Compensation in dB | (mV) | | | | D3 D2 D1 D0 | Approximate @ 1GHz | typical | | | 00 | 0 0 0 0 - | 0 dB_( Default) | _435 = | | | 01 | 0 0 0 1 | -1.0 dB | 390 | | | 02 | 0 0 1 0 | -1.5 dB | 365 | | | 03 | 0 0 1 1 | -2.0 dB | 345 | | | 04 | 0 1 0 0 | -2.5 dB | 325 | | | 05 | 0 1 0 1 | -3.0 dB | 310 | | | 06 | 0 1 1 0 | -3.5 dB | 290 | | | 07 | 0 1 1 1 | -4.0 dB | 275 | | | 08 | 1 0 0 0 | -4.5 dB | 260 | | | 09 | 1 0 0 1 | -5.0 dB | 245 | | | 10 | 1 0 1 0 | -6.0 dB | 220 | | | 11 | 1 0 1 1 | -7.0 dB | 195 | | | 12 | 1 1 0 0 | -8.0 dB | 175 | | | 13 | 1 1 0 1 | -9.0 dB | 155 | | | 14 | 1 1 1 0 | -10.0 dB | 135 | | | 15 | 1 1 1 1 | -12.0 dB | 110 | | Table 2. Equalizer Enable Function | EQEN | Function | | | |------|-----------------------------------------------|--|--| | 0 | IN / INb Inputs By-pass the Equalizer section | | | | 1 | Inputs flow through the Equalizer | | | $V_{\text{OD0dB}}$ – Differential Output Voltage without Pre-Emphasis $V_{\text{ODPE}}$ – Differential Output Voltage with Pre-Emphasis Figure 3. Illustration of Output Waveform Definition Figure 4. NB7VPQ16M Pinout: QFN-16 (Top View) Table3. Pin Description | Pin | Name | I/O | Description | | |-----|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | VT | | Internal 50-Ω Termination Pin for IN and INb | | | 2 | IN | LVPECL, CML,<br>LVDS Input | Non-inverted Differential Clock/Data Input. Note 1 | | | 3 | INb | LVPECL, CML,<br>LVDS Input | Inverted Differential Clock/Data Input. Note 1 | | | 4 | GND | - | Negative Supply Voltage; Note 2 | | | 5 | VCCD | <del>-</del> | Positive Supply Voltage for Serial Bus Logic and 5-Bit DAC; Note 2 | | | 6 | SDOUT | LVCMOS Output | Serial Data Out | | | 7 | SCLKOUT | LVCMOS Output | Serial Clock Out | | | 8 | GND | - | Negative Supply Voltage; Note 2 | | | 9 | VCC | - | Positive Supply Voltage for the analog circuitry and CML Output buffer; Note 2 | | | 10 | Qb | CML | Inverted Differential Output. Note 1. | | | 11 | Q | CML | Non-inverted Differential Output. Note 1 | | | 12 | VCC | - | Positive Supply Voltage for the analog circuitry and CML Output buffer; Note 2 | | | 13 | SLOAD | LVCMOS Input | When the SLOAD pin is LOW or left open (has internal pull-down resistor), the output of the shift register will input the 4-bit DAC and set the EQEN bit. When HIGH, the input to the 4-bit DAC is locked to the state prior to when SLOAD went HIGH. | | | 14 | SCLKIN | LVCMOS Input | Serial Clock In; pin will default LOW when left open (has internal pull-down resistor) | | | 15 | SDIN | LVCMOS Input | Serial Data In; pin will default LOW when left open (has internal pull-down resistor) | | | 16 | VCC | - | Positive Supply Voltage for the analog circuitry and CML Output buffer; Note 2 | | | EP | | | The Exposed Pad (EP) on the QFN-16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is also electrically connected to the die, and is recommended to be electrically and thermally connected to GND on the PC board. | | In the differential configuration when the input termination pin (V<sub>T</sub>) is connected to a common termination voltage or left open, and if no input signal is applied on IN/INb input, then the device will be susceptible to self-oscillation. Q/Qb outputs have internal 50-ohm source termination resistor. <sup>2.</sup> All V<sub>CC</sub>, V<sub>CCD</sub> and GND pins must be externally connected to external power supply voltage to guarantee proper device operation. Table 4. Attributes | Chai | Value | | | | |--------------------------------------------------------|-----------------------------------|------------------|--|--| | ESD Protection | Human Body Model<br>Machine Model | > 4kV<br>> 200 V | | | | Internal Input Pull-down Res | 75kΩ | | | | | Moisture Sensitivity, Indefinit | Level 1 | | | | | Flammability Rating Ox | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | 416 | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | <sup>3.</sup> For additional information, see Application Note AND8003/D. ## **Table 5. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | | Rating | Unit | |-------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------------------|----------| | $V_{CC}/V_{CCD}$ | Positive Power Supply | GND = 0 V | | 3.0 | V | | V <sub>IN</sub> | Positive Input Voltage | GND = 0 V | | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>INPP</sub> | Differential Input Voltage IN - INb | | | 1.89 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 34<br>40 | mA<br>mA | | I <sub>IN</sub> | Input Current Through $R_T$ (50- $\Omega$ Resistor) | | | +/-40 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) (Note 4) TGSD 51-6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 0 LFPM<br>500 LFPM | QFN-16<br>QFN-16 | 42<br>35 | °C/W | | $\theta_{JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | QFN-16 | 4 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 4. JEDEC standard multilayer board - 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 6. DC CHARACTERISTICS POSITIVE CML OUTPUT $V_{CC} = V_{CCD} = 1.71V$ to 2.625V; GND = 0V; TA = $-40^{\circ}$ C to $85^{\circ}$ C (Note 5) | Symbol | Characteristic - | | | | | Unit | |-------------------|-----------------------------------------------------------------------------|------------|-------------------------|-----------------------|-------------------------|------| | Symbol | | | Min | Тур | Max | Onit | | Power St | upply Current | | | | | | | I <sub>CC</sub> | Power Supply Current, (Inputs and Outputs Open) | VCC = 2.5V | | 95 | 120 | mA | | | PE = 0dB | VCC = 1.8V | | 80 | 100 | ША | | $I_{CCD}$ | Power Supply Current for Serial Bus and DAC | PE = 0000 | | 0 | | | | | (Inputs and Outputs Open) | PE = 1111 | | 10 | 20 | mA | | CML Out | puts PE = 0dB (Note 6, Figure 18) | | | l | | | | V <sub>OH</sub> | Output HIGH Voltage | | V <sub>CC</sub> - 30 | V <sub>CC</sub> - 10 | $V_{CC}$ | | | | | VCC = 2.5V | 2470 | 2490 | 2500 | mV | | | | VCC = 1.8V | 1770 | 1790 | 1800 | | | V <sub>OL</sub> | Output LOW Voltage | | V <sub>CC</sub> - 600 | V <sub>CC</sub> - 500 | V <sub>CC</sub> - 400 | | | | | VCC = 2.5V | 1900 | 2000 | 2100 | mV | | | | | $V_{\text{CC}} - 550$ | V <sub>CC</sub> – 450 | V <sub>CC</sub> -350 | IIIV | | | | VCC = 1.8V | 1250 | 1350 | 1450 | | | Data / Clo | ock Inputs (IN, INb) (Note 7)(Figures 7 & 8) | | | | | | | $V_{\text{IHD}}$ | Differential Input HIGH Voltage | | 1100 | | $V_{CC}$ | mV | | $V_{ILD}$ | Differential Input LOW Voltage | | GND | | V <sub>CC</sub> - 100 | mV | | $V_{\text{ID}}$ | Differential Input Voltage (V <sub>IHD</sub> - V <sub>ILD</sub> ) (Note 10) | | 100 | | 1200 | mV | | $I_{\text{IH}}$ | Input HIGH Current | | -150 | 20 | 150 | uA | | I <sub>IL</sub> | Input LOW Current | | -150 | 5 | 150 | uA | | Control I | nputs (SDIN, SCLKIN, SLOAD) | | | | | | | $V_{\text{IH}}$ | Input HIGH Voltage for Control Pins | | V <sub>CCD</sub> x 0.65 | | V <sub>CCD</sub> | mV | | $V_{\text{IL}}$ | Input LOW Voltage for Control Pins — — | | — -GND | _ | V <sub>CCD</sub> x 0.35 | mV | | I <sub>IH</sub> | Input HIGH Current | | -150 | 20 | 150 | uA | | I <sub>IL</sub> | Input LOW Current | | -150 | 5 | 150 | uA | | Control I | nputs (SDOUT, SCLKOUT) | | | | | | | V <sub>OH</sub> | Output HIGH Voltage | | VCC - 200 | | VCC | mV | | V <sub>OL</sub> | Output LOW Voltage | | GND | | 200 | mV | | Terminat | tion Resistors | | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | | 45 | 50 | 55 | Ω | | R <sub>TOUT</sub> | Internal Output Termination Resistor | | 45 | 50 | 55 | Ω | NOTE: This device is designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. <sup>5.</sup> Input and output parameters vary 1:1 with $\ensuremath{V_{\text{CC}}}$ <sup>6.</sup> All output loading with external 50 $\Omega$ to $V_{CC}$ . 7. $V_{IHD}$ , $V_{ILD}$ , $V_{ID}$ and $V_{CMR}$ parameters must be complied with simultaneously. **Table 7. AC CHARACTERISTICS** $V_{CC}$ = $V_{CCD}$ = 1.71V to 2.625V; GND = 0V; TA = -40°C to 85°C (Note 9) | Symbol | Characteristic | | T | 1 | Unit | |----------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|------------|-----------------|----------------------| | Cymbe. | ond dotter out | Min | Тур | Max | J | | $f_{DATAMAX}$ | Maximum Input Data Rate | 12.5 | 14 | | Gbps | | $f_{MAX}$ | Maximum Input Clock Frequency (Note 10) VOUTPP ≥ 200mV | 8 | | | GHz | | f <sub>SCLKIN</sub> | Serial Clock Input Frequency | | | 20 | MHz | | VOD <sub>0dB</sub> | | 300<br>200 | 400<br>300 | | mV | | $t_PE$ | PreEmphasis Width, tested at -12dB PreEmphasis | | 130 | | ps | | $V_{\text{CMR}}$ | Input Common Mode Range (Differential Configuration, Note 11) Fig. 9 | 1050 | | V <sub>cc</sub> | mV | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs, 1GHz, measured at differential cross-point SCLKIN to SCLKOUT | | 200<br>5 | 250<br>10 | ps<br>ns | | t <sub>DC</sub> | Output Clock Duty Cycle (Reference Duty Cycle = 50%) f <sub>in</sub> ≤ 5.0GHz | 45 | 50 | 55 | % | | t <sub>s1</sub> | Setup Time @ 50MHz (Figs. 10 & 11) SDIN to SCLKIN | 5 | | | ps | | $t_{s2}$ | SCLKIN to SLOAD | TBD | | | | | $t_{s3}$ | SLOAD to IN/INb | TBD | | | | | $t_{h1}$ | Hold Time @ 50MHz (Figs. 10 & 11) SDIN to SCLKIN | 1 | | | ps | | $t_{h2}$ | SCLKIN to SLOAD | TBD | | | | | t <sub>h3</sub> | SLOAD to IN/INb | TBD | | | | | $t_{\text{PW\_SLOAD}}$ | SLOAD Minimum Pulse Width (Figure 11) | 6 | | | ns | | | RJ – Output Random Jitter (Note 12) f <sub>in</sub> ≤ 8.0GHz | | 0.1 | 0.8 | ps rms<br>ps rms | | t <sub>JITTER</sub> | DJ - Residual Output Deterministic Jitter (Note 13) FR4 $\leq$ 3" f $\leq$ 12.5Gbps FR4 = 12" f $\leq$ 6.5Gbps | | | 10<br>10 | ps pk-pk<br>ps pk-pk | | $V_{INPP}$ | Input Voltage Swing (Differential Configuration) (Note 10) | 100 | | 1200 | mV | | $t_{\text{r}},\;t_{\text{f}}$ | Output Rise/Fall Times @ 1-GHz (20% 80%), Q, Qb | | - 35- | 50 | ps | <sup>9.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All output loading with external 50- $\Omega$ to V<sub>CC</sub>. Input edge rates 40 ps (20% - 80%); PE = 0dB, EQEN = 0 <sup>10.</sup> Input / Output voltage swing is a single-ended measurement operating in differential mode. 11. V<sub>CMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal. <sup>12.</sup> Additive RMS jitter with 50% duty cycle Clock signal. <sup>13.</sup> Peak-to-Peak jitter with input NRZ data at PRBS23. Figure 5. Input Structure Figure 6. CML Output Structure Figure 7. VID - Differential Inputs Driven Differentially Figure 8. AC Reference Measurement Figure 10. SLOAD Set-Up and Hold and $t_{\text{\tiny pw}}$ min Figure 11. SLOAD Set-Up and Hold and $t_{\rm pw}$ min ## **Application Information** ## **Data Inputs** The differential IN/INb inputs of the NB7VPQ16M can accept LVPECL, CML, and LVDS signal levels. The limitations for a differential input signal (LVDS, LVPECL, or CML) is a minimum input swing of 100 mV (single-ended measurement). Within this condition, the input HIGH voltage, VIH, can range from $V_{\rm CC}$ down to 1.1 V. Example interfaces are illustrated in Figure 18. #### **Serial Data Interface** The Serial Data Interface (SDI) logic is implemented with a 5-bit shift register scheme. The register shifts once per rising edge of the SCLKIN input. The serial data input SDIN must meet setup and hold timing as specified in the AC table. The configuration latches will capture the value of the shift register on the Low-to-High edge of the SLOAD input. The most significant bit (MSB) is loaded first. See the programming timing diagram for more information. #### SDIN / SCLKIN SDIN is the Serial Data input pin; SCLKIN is the Serial Clock input pin. #### **SLOAD** The SLOAD pin performs the DAC latch function. When LOW or left open, the DAC latch will pass the shift register outputs to the input of the DAC and the EQualizer ENable bit (EQEN). On the Low-to-HIGH transition of SLOAD, the input to the 4-bit DAC is locked to the state prior to when SLOAD went HIGH, and will set the EQualizer ENable bit. The DAC does not get programmed until SLOAD goes HIGH. The SLOAD pin must remain in a HIGH state to maintain the DAC Pre-Emphasis and the EQEN settings. A LOW or open state resets the DAC to 0db Pre-Emphasis setting and disables the EQEN bit, regardless of SDIN and SCLKIN values. The SLOAD function is asynchronous. Figure 12. Timing Diagram for Single Channel #### **Pre-Emphasis Selection** The Pre-Emphasis buffer is controlled using a serial bus via the SDIN (Serial Data In) and SCLKIN (Serial Clock In) control inputs and contains circuitry which provides sixteen programmable pre-emphasis levels to control the output compensation. The 4-bits (D3:D0) digitally select 0 dB through 12 dB of Pre-Emphasis compensation (see Table 1). The default state at start-up is PE = 0dB. #### **EQUALIZATION ENable (EQEN)** The EQualizer ENable (EQEN) allows for enabling the Equalizer function. The control of the Equalizer function is realized by setting the 5<sup>th</sup> bit, EQEN, of the 5-bit serial data. When EQEN is set Low (or open), the IN/INb inputs bypass the Equalizer. When EQEN is set High, the IN/INb inputs flow through the Equalizer. The default state at start-up is EOEN = LOW. #### Q / Qb Outputs The differential output buffers of the NB7VPQ16M, Q and Qb, utilize Common Mode Logic (CML) architecture. The outputs are designed to drive differential transmission lines with nominal $50-\Omega$ characteristic impedance. External termination with a 50-ohm resistor to VCC is required. See Figure 19 for output termination scheme. ## **Power Supply Bypass information** A clean power supply will optimize the performance of the NB7VPQ16M. The device provides VCC power supply pins for the digital circuitry and CML outputs. Placing a 0.01uF to 0.1uF bypass capacitor on each VCC pin to ground will help ensure a noise free VCC power supply. The purpose of this design technique is to isolate the CMOS digital switching noise from the high speed input/output path. ## **Cascade Application** #### SDOUT / SCLKOUT SDOUT is the Serial Data output pin; SCLKOUT is the Serial Clock output pin. These pins are the outputs of the 5-bit shift register and will produce the SDIN / SCLKIN signals after five serial clock cycles, see Figure 13. The purpose of SDOUT and SCLKOUT is for use in cascade applications, described below. Figure 13. Simplified Cascaded Serial Data/Clock Timing Diagram #### **Cascaded Applications** The NB7VPQ16M can be cascaded with multiple NB7VPQ16Ms in series for various Equalizer / Pre-Emphasis applications, as shown in Figure 14. Serial Data In, SDIN1, is clocked with SCLKIN1 into the cascaded chain of the Pre-Emphasis shift registers, (PE1, PE2 & PE3), 5-bits per register. Upon the rising edge of the 5<sup>th</sup> clock of SCLKIN1, the first valid data bit (D3) and 5<sup>th</sup> clock will exit PE1 from SDOUT1 and SCLKOUT1 and enter SDIN2 and SCLKIN2 of PE2....and so on with PE3. When SLOAD is brought LOW, the PE shift registers of all devices are enabled and data is written into the NB7VPQ16Ms with the contents of the PE shift registers. When the data transfer is complete, SLOAD is brought HIGH and all NB7VPQ16Ms are updated simultaneously. After the PE control bits are clocked into their appropriate registers, the Low-to-High transition of SLOAD will latch the data bits for the Pre-Emphasis DACs. Figure 14. Simplified Cascaded Logic Diagram Figure 15. Simplified Cascaded Serial Data/Clock Timing Diagram Figure 16. Typical NB7VPQ16M PreEmphasis Application at 6.5Gbps - Jitter Measurement Points, without and with pre-emphasis. **NB7VPQ16M Output** PE = 0dB **Figure 17**. Typical NB7VPQ16M **Equalizer Application** and Interconnect with the NB7VPQ16M; PRBS23 pattern at 6.5Gbps #### NB7VPQ16M vçc VCC VÇC NB7VPQ16M NB7VPQ16M $Zo = 50\Omega$ $Zo = 50\Omega$ IN ΙN 50Ω 50Ω ≸ 50Ω LVPECL **LVDS** VT = Open VT = VCC - 2V $Z_0 = 50\Omega$ Driver Driver $Zo = 50\Omega$ $50\Omega$ INb INb GND GND GND GND Figure \_\_\_. LVPECL Interface Figure \_\_\_. LVDS Interface VÇC vçc NB7VPQ16M $Zo = 50\Omega$ IN $50\Omega$ CML VT = VCC Driver $50\Omega$ INb **ا** GND **o** GND Figure \_\_. Standard $50\Omega$ Load CML Interface vçc VÇC VCC VÇC NB7VPQ16M NB7VPQ16M Zo = 50Ω INSingle-50Ω Differential ended VT = VREFAC VT = VREFAC\* Driver **≩** 50Ω **≱** 50Ω Driver <u>Zo = 50Ω</u> INb (open) INb GND GND GND ا GND Figure \_\_\_. Capacitor-Coupled Single-Ended Interface (VT connected to external VREFAC) \* VREFAC bypassed to ground with a 0.01uF capacitor Figure \_\_\_. Capacitor-Coupled Differential Interface (VT connected to external VREFAC) Figure 18. Input Interface Figure 19. Typical CML Output Structure and Termination Figure 20. Alternative Output Termination Figure 21. Typical Termination for Output Driver and Device Evaluation ## ORDERING INFORMATION | Device | Package | Shipping | |----------------|------------------|--------------------| | NB7VPQ16MMNG | QFN-16 (Pb-free) | 123 Units / (Rail) | | NB7VPQ16MMNTXG | QFN-16 (Pb-free) | 3000 / Tape & Reel | #### PACKAGE DIMENSIONS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.