# 1.8V / 3V SIM Card Power Supply and Level Shifter

The NCN4555 is a level shifter analog circuit designed to translate the voltages between a SIM Card and an external microcontroller or MPU. A built–in LDO–type DC–DC converter makes the NCN4555 useable to drive 1.8 V and 3.0 V SIM card. The device fulfills the ISO7816–3 smart card interface standard as well as GSM 11.11 and related (11.12 and 11.18) and 3G mobile requirements (IMT–2000/3G TS 31.101). With the  $\overline{STOP}$  pin a low current shutdown mode can be activated making the battery life longer. The Card power supply voltage (SIM\_VCC) is selected using a single pin (MOD\_VCC).

#### **Features**

- Supports 1.8 V or 3.0 V Operating SIM Card
- The LDO is able to Supply More than 50 mA under 1.8 V and 3.0 V
- Built-in Pullup Resistor for I/O Pin in Both Directions
- All Pins are Fully ESD Protected According to ISO-7816
   Specifications ESD Protection on SIM Pins in Excess of 7 kV (Human Body Model)
- Supports up to More than 5 MHz Clock
- Low-Profile 3x3 QFN-16 Package
- Pb-Free Packages are Available\*

# Typical Applications • SIM Card in erface City to for 2G, 2.5 3 and 3G. Mobil. Phone

- Identification Module
- Smart Card Readers
- Wireless PC Cards



Figure 1. Typical Interface Application



# ON Semiconductor®

http://onsemi.com



QFN-16 MN SUFFIX CASE 488AK

#### MARKING DIAGRAM



A = Assembly Location

= Wafer Lot

′ = Year

W = Work Week

= Pb–Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCN4555MN    | QFN-16              | 123 Units / Rail      |
| NCN4555MNG   | QFN-16<br>(Pb-Free) | 123 Units / Rail      |
| NCN4555MNR2  | QFN-16              | 3000/Tape & Reel      |
| NCN4555MNR2G | QFN-16<br>(Pb-Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



Figure 2. QFN-16 Pinout (Top View)



Figure 3. NCN4555 Block Diagram

# **PIN DESCRIPTIONS**

| PIN | Name                | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-----|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | STOP                | INPUT            | Power Down Mode pin:  STOP = Low → Low current shutdown mode activated  STOP = High → Normal Operation  A Low level on this pin resets the SIM interface, switching off the SIM_V <sub>CC</sub> .                                                                                                                                                                                                                                 |  |
| 2   | MOD_V <sub>CC</sub> | INPUT            | The signal present on this pin programs the SIM_V <sub>CC</sub> value: $ \begin{array}{l} \text{MOD\_V}_{CC} = \text{Low} \rightarrow \text{SIM\_V}_{CC} = 1.8 \text{ V} \\ \text{MOD\_V}_{CC} = \text{High} \rightarrow \text{SIM\_V}_{CC} = 3 \text{ V} \\ \end{array} $                                                                                                                                                        |  |
| 3   | V <sub>DD</sub>     | POWER            | This pin is connected to the system controller power supply. It configures the level shifter input stage to accept the signals coming from the microprocessor. A 0.1 $\mu\text{F}$ capacitor shall be used to bypass the power supply voltage. When $V_{DD}$ is below 1.1 V typical the SIM_V_CC is disabled. The NCN4555 comes into a shutdown mode.                                                                             |  |
| 4   | NC                  |                  | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 5   | $V_{BAT}$           | POWER            | DC–DC converter supply input. The input voltage ranges from 2.7V up to 5.5V. This pin has to be bypass by a 0.1 $\mu\text{F}$ capacitor.                                                                                                                                                                                                                                                                                          |  |
| 6   | NC                  |                  | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7   | SIM_V <sub>CC</sub> | POWER            | This pin is connected to the SIM card power supply pin. An internal LDO converter is programmable by the external MPU to supply either 1.8 V or 3.0 V output voltage. An external 1.0 $\mu F$ minimum ceramic capacitor recommended must be connected across SIM_V_C_C and GND. During a normal operation, the SIM_V_C_C voltage can be set to 1.8 V followed by a 3.0 V value, or can start directly to any of these two values. |  |
| 8   | SIM_I/O             | INPUT/<br>OUTPUT | This pin handles the connection to the serial I/O of the card connector. A bidirectional level translator adapts the serial I/O signal between the card and the micro controller. A 14 k $\Omega$ (typical) pullup resistor provides a High impedance state for the SIM card I/O link.                                                                                                                                            |  |
| 9   | SIM_RST             | OUTPUT           | This pin is connected to the RESET pin of the card connector. A level translator adapts the external Reset (RST) signal to the SIM card.                                                                                                                                                                                                                                                                                          |  |
| 10  | GND                 | GROUND           | This pin is the GROUND reference for the integrated circuit and associated signals. Care must be taken of two livestages of the control of the device operates in a normal operation.                                                                                                                                                                                                                                             |  |
| 11  | SIMOLIK             | CUIPUT           | This pines connected to the CLOCK pin of the card connector. The CLOCK ((LK) is mall comes from the systematic ockigation and internal level biffer being used to adapt the viltage defined for the SIM_VCC.                                                                                                                                                                                                                      |  |
| 12  | NC                  |                  | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 13  | CLK                 | INPUT            | The clock signal, coming from the external controller, must have a Duty Cycle within the Min/Ma values defined by the specification (typically 50%). The built–in level shifter translates the input signal to the external SIM card CLK input.                                                                                                                                                                                   |  |
| 14  | RST                 | INPUT            | The RESET signal present at this pin is connected to the SIM card through the internal level shifter which translates the level according to the SIM_V <sub>CC</sub> programmed value.                                                                                                                                                                                                                                            |  |
| 15  | I/O                 | INPUT/<br>OUTPUT | This pin is connected to an external microcontroller or cellular phone management unit. A bidirectional level translator adapts the serial I/O signal between the smart card and the external controller. A built–in constant 18 k $\Omega$ (typical) resistor provides a high impedance state when not activated.                                                                                                                |  |
| 16  | NC                  |                  | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

# **ATTRIBUTES**

| Characte                                                                                                                                                                                           | Values                                                      |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|
| ESD protection HBM, SIM card pins (7, 8, 9, 1 HBM, All other pins (Note 1) MM, SIM card pins (7, 8, 9, 10 MM, All other pins (Note 2) CDM, SIM card pins (7, 8, 9, 10 CDM, All other pins (Note 3) | > 7 kV<br>> 2 kV<br>> 600 V<br>> 200 V<br>> 2 kV<br>> 600 V |  |  |
| Moisture sensitivity (Note 4) Q                                                                                                                                                                    | Level 1                                                     |  |  |
| Flammability Rating                                                                                                                                                                                | UL 94 V-0 @ 0.125 in                                        |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                                                                                                                                             |                                                             |  |  |

- Human Body Model, R =1500 Ω, C = 100 pF.
   Machine Model.
   CDM, Charged Device Model.
   For additional information, see Application Note AND8003/D.

# MAXIMUM RATINGS (Note 5)

| Rating                                                                                                          | Symbol                | Value                                                                           | Unit       |
|-----------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------|------------|
| LDO Power Supply Voltage                                                                                        | V <sub>BAT</sub>      | -0.5 ≤ V <sub>BAT</sub> ≤ 6                                                     | V          |
| Power Supply from Microcontroller Side                                                                          | V <sub>DD</sub>       | -0.5 ≤ V <sub>DD</sub> ≤ 6                                                      | V          |
| External Card Power Supply                                                                                      | SIM_V <sub>CC</sub>   | -0.5 ≤ SIM_V <sub>CC</sub> ≤ 6                                                  | V          |
| Digital Input Pins                                                                                              | V <sub>in</sub>       | $-0.5 \le V_{in} \le V_{DD} + 0.5$<br>but < 6.0<br>±5                           | V<br>mA    |
| Digital Output Airs                                                                                             | V <sub>out</sub>      | -).5 ≤ V <sub>sut</sub> ≤ V <sub>DE</sub> + 0.5<br>but / 6.0<br>±10             | V<br>mA    |
| SIM card Output Pins                                                                                            | V <sub>out</sub>      | $ -0.5 \le V_{out} \le SIM\_V_{CC} + 0.5 $ but < 6.0<br>15 (internally limited) | V<br>mA    |
| QFN-16 Low Profile package<br>Power Dissipation @ T <sub>A</sub> = + 85°C<br>Thermal Resistance Junction-to-Air | $P_{D}$ $R_{	hetaJA}$ | 440<br>90                                                                       | mW<br>°C/W |
| Operating Ambient Temperature Range                                                                             | T <sub>A</sub>        | -25 to +85                                                                      | °C         |
| Operating Junction Temperature Range                                                                            | TJ                    | -25 to +125                                                                     | °C         |
| Maximum Junction Temperature                                                                                    | T <sub>Jmax</sub>     | +125                                                                            | °C         |
| Storage Temperature Range                                                                                       | T <sub>stg</sub>      | -65 to + 150                                                                    | °C         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

5. Maximum electrical ratings are defined as those values beyond which damage to the device may occur at  $T_A = +25^{\circ}C$ 

# POWER SUPPLY SECTION (-25°C to +85°C)

| Pin | Symbol                  | Rating                                                                                                                                                                                                                                                                                                                               | Min        | Тур               | Max        | Unit   |
|-----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|------------|--------|
| 5   | $V_{BAT}$               | Power Supply                                                                                                                                                                                                                                                                                                                         | 2.7        |                   | 5.5        | V      |
| 5   | I <sub>VBAT</sub>       | Operating current – I <sub>CC</sub> = 0 mA (Note 6)                                                                                                                                                                                                                                                                                  |            | 22                | 30         | μΑ     |
| 5   | I <sub>VBAT_SD</sub>    | Shutdown current – STOP= Low (Note 7)                                                                                                                                                                                                                                                                                                |            |                   | 3.0        | μΑ     |
| 3   | $V_{DD}$                | Operating Voltage                                                                                                                                                                                                                                                                                                                    | 1.8        |                   | 5.5        | V      |
| 3   | $I_{VDD}$               | Operating Current – f <sub>CLK</sub> = 1 MHz (Note 8)                                                                                                                                                                                                                                                                                |            | 7.0               | 12         | μΑ     |
| 3   | I <sub>VDD_SD</sub>     | Shutdown Current – STOP = Low                                                                                                                                                                                                                                                                                                        |            |                   | 1.0        | μΑ     |
| 3   | $V_{DD}$                | Undervoltage Lockout                                                                                                                                                                                                                                                                                                                 | 0.6        |                   | 1.5        | V      |
| 7   | SIM_V <sub>CC</sub>     | $\begin{array}{l} {\rm MOD\_V_{CC} = High, \ V_{BAT} = 3.0 \ V, \ I_{\rm SIM\_VCC} = 50 \ mA} \\ {\rm MOD\_V_{CC} = High, \ V_{BAT} = 3.3 \ V \ to \ 5.5 \ V, \ I_{\rm SIM\_VCC} = 0 \ mA \ to \ 50 \ mA} \\ {\rm MOD\_V_{CC} = Low, \ V_{BAT} = 2.7 \ V \ to \ 5.5 \ V, \ I_{\rm SIM\_VCC} = 0 \ mA \ to \ 50 \ mA} \\ \end{array}$ | 2.8<br>1.7 | 2.8<br>3.0<br>1.8 | 3.2<br>1.9 | V<br>V |
| 7   | I <sub>SIM_VCC_SC</sub> | Short –Circuit Current – SIM_V <sub>CC</sub> shorted to ground , T <sub>A</sub> =25°C                                                                                                                                                                                                                                                |            |                   | 175        | mA     |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 6. As long as  $V_{BAT} V_{DD} \le 2.5$  V. For  $V_{BAT} V_{DD} > 2.5$  V the maximum value increases up to 35  $\mu$ A (typical being in the +25  $\mu$ A range). 7. As long as  $V_{BAT} V_{DD} \le 2.5$  V. 8. Guaranteed by design over the operating temperature range specified.

# DIGITAL INPUT/OUTPUT SECTION CLOCK, RESET, I/O, STOP, MOD\_VCC

| Pin                | Symbol                                                                           | Rating                                                                                                                                                                                                                     | Min                               | Тур | Max                                 | Unit               |
|--------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----|-------------------------------------|--------------------|
| 1,2, 13,<br>14, 15 | V <sub>in</sub>                                                                  | Input Voltage Range (STOP, MOD_V <sub>CC</sub> , RST, CLK, I/O)                                                                                                                                                            | 0                                 |     | $V_{DD}$                            | V                  |
| 14, 13             | I <sub>IH</sub> & I <sub>IL</sub>                                                | Input Current (STO , w DI _v c, K 11, CL )                                                                                                                                                                                 | -100                              |     | 100                                 | nA                 |
| 13, 14             | V.L                                                                              | Fig.n., ever Input Vo. tags. (I.ST, CLK<br>Lvw Lvvv Input Vo. age. (F.ST, CLK                                                                                                                                              | 0.7 <sup>f</sup> \ <sub>DD</sub>  | D   | 0.2 VDD<br>0.2 VDD                  | V<br>V             |
| 1, 2               | V <sub>IH</sub><br>V <sub>IL</sub>                                               | $\begin{array}{l} \mbox{High Level Input Voltage } (\overline{\mbox{STOP}},\mbox{MOD\_V}_{\mbox{CC}}) \\ \mbox{Low Level Input Voltage } (\overline{\mbox{STOP}},\mbox{MOD\_V}_{\mbox{CC}}) \end{array}$                   | 0.7 * V <sub>DD</sub><br>0        |     | V <sub>DD</sub><br>0.4              | <b>V V</b>         |
| 15                 | V <sub>OH_I/O</sub><br>V <sub>OL_I/O</sub><br>I <sub>IH</sub><br>I <sub>IL</sub> | High Level Output Voltage (SIM_I/O = SIM_V <sub>CC</sub> , $I_{OH\_I/O}$ = -20 $\mu$ A) Low Level Output Voltage (SIM_I/O = 0 V, $I_{OH\_I/O}$ = 200 $\mu$ A) High Level Input Current (I/O) Low Level Input Current (I/O) | 0.7 * V <sub>DD</sub><br>0<br>-20 |     | V <sub>DD</sub><br>0.4<br>20<br>1.0 | V<br>V<br>μA<br>mA |
| 15                 | R <sub>pu_I/O</sub>                                                              | I/O Pullup Resistor                                                                                                                                                                                                        | 12                                | 18  | 24                                  | kΩ                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

# SIM INTERFACE SECTION (Note 9)

| Pin | Symbol                  | Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min                                                                               | Тур | Max                                                              | Unit                                      |
|-----|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------------------------------------------------------------------|-------------------------------------------|
| 9   | SIM_RST                 | $\begin{split} \text{SIM\_V}_{\text{CC}} = +3.0 \text{ V (MOD\_V}_{\text{CC}} = \text{High)} \\ \text{Output RESET V}_{\text{OH}} @ \text{I}_{\text{sim\_rst}} = -20 \mu\text{A} \\ \text{Output RESET V}_{\text{OL}} @ \text{I}_{\text{sim\_rst}} = +200 \mu\text{A} \\ \text{Output RESET Rise Time @ Cout} = 30 \text{ pF} \\ \text{Output RESET Fall Time @ Cout} = 30 \text{ pF} \\ \\ \text{SIM\_V}_{\text{CC}} = +1.8 \text{ V (MOD\_V}_{\text{CC}} = \text{Low)} \\ \text{Output RESET V}_{\text{OH}} @ \text{I}_{\text{sim\_rst}} = -20 \mu\text{A} \\ \text{Output RESET V}_{\text{OL}} @ \text{I}_{\text{sim\_rst}} = +200 \mu\text{A} \\ \text{Output RESET Rise Time @ Cout} = 30 \text{ pF} \\ \text{Output RESET Fall Time @ Cout} = 30 \text{ pF} \\ \end{aligned}$ | 0.9 * SIM_V <sub>CC</sub><br>0<br>0.9 * SIM_V <sub>CC</sub>                       |     | SIM_V <sub>CC</sub> 0.4 1 1 SIM_V <sub>CC</sub> 0.4 1 1          | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V |
| 11  | SIM_CLK                 | $SIM\_V_{CC} = +3.0 \text{ V (MOD\_V_{CC} = High)}$ Output Duty Cycle $Max \text{ Output Frequency}$ Output $V_{OH} @ I_{sim\_clk} = -20 \mu\text{A}$ Output $V_{OL} @ I_{sim\_clk} = +200 \mu\text{A}$ Output SIM\_CLK Rise Time @ Cout = 30 pF Output SIM_CLK Fall Time @ Cout = 30 pF Output SIM_CLK Fall Time @ Cout = 30 pF Output Duty Cycle $Max \text{ Output Prequency}$ Output $V_{OH} @ I_{sim\_clk} = -20 \mu\text{A}$ Output $V_{OL} @ I_{sim\_clk} = +200 \mu\text{A}$ Output SIM_CLK Rise Time @ Cout = 30 pF Output SIM_CLK Fall Time @ Cout = 30 pF                                                                                                                                                                                                                | 40<br>5<br>0.9 * SIM_V <sub>CC</sub><br>0<br>40<br>5<br>0.9 * SIM_V <sub>CC</sub> |     | 60  SIM_V <sub>CC</sub> 0.4 18 18 60  SIM_V <sub>CC</sub> 0.4 18 | % MHz V v ns ns % MHz V V ns              |
| 8   | SIM_I/O                 | $\begin{split} &\text{SIM\_V}_{CC} = +3.0 \text{ V (MOD\_V}_{CC} = \text{High}) \\ &\text{Output V}_{OH} @ I_{\text{SIM\_IO}} = -20  \mu\text{A},  V_{I/O} = V_{DD} \\ &\text{Output V}_{OL} @ I_{\text{SIM\_IO}} = +1  \text{mA},  V_{I/O} = 0 \text{ V} \\ &\text{SIM\_I/O Rise Time } @  C_{\text{out}} = 30  \text{pF} \\ &\text{SIM\_I/O Fall Time } @  C_{\text{out}} = 30  \text{pF} \\ &\text{SIM\_I/O Fall V}_{CC} : +1.8  \text{V} &\text{MCD\_I}_{CC} = \text{Hi h}) \\ &\text{DUPULVAH} @ I_{\text{SIM\_IO}} = -2.0  \mu\text{A},  V_{I/O} = 0 \\ &\text{SIM\_I/O Rise Time } @  C_{\text{out}} = 30  \text{pF} \\ &\text{SIM\_I/O Fall Time } @  C_{\text{out}} = 30  \text{pF} \\ &\text{SIM\_I/O Fall Time } @  C_{\text{out}} = 30  \text{pF} \end{split}$          | 0.8 * SIM_V <sub>CC</sub>                                                         | n/  | SIM_V <sub>CC</sub> 0.4 1 1 SN_V <sub>C</sub> 1.3 1 1            | V<br>V<br>μs<br>μs<br>V<br>V<br>μs        |
| 8   | R <sub>pu_SIM_I/O</sub> | Card I/O Pullup Resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10                                                                                | 14  | 18                                                               | kΩ                                        |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

9. All the dynamic specifications (AC specifications) are guaranteed by design over the operating temperature range.

# **TYPICAL CHARACTERISTICS**



100 90 V<sub>BAT</sub> = 5.5 V 80 70 70 -50 -30 -10 10 30 50 70 90 TEMPERATURE (°C)

Figure 4. Short Circuit Current IV $_{CC}$ SC vs Temperature at SIM $_{VCC}$  = 1.8 V (MOD $_{VCC}$  = LOW)

Figure 5. Short Circuit Current IV $_{CC}$ SC vs Temperature at SIM $_{CC}$  = 3.0 V (MOD $_{CC}$  = HIGH)





Figure 6. I<sub>BAT</sub> vs temperature at 3.0 V

Figure 7. IV<sub>BAT</sub> vs Temperature at 1.8 V

#### APPLICATION INFORMATION

#### **CARD SUPPLY CONVERTER**

The NCN4555 interface DC-DC converter is a Low Dropout Voltage Regulator capable of suppling a current in excess of 50 mA under 1.8 V or 3.0 V. This device features a very low quiescent current typically lower than 25 μA (Figure 6 and 7). MOD\_V<sub>CC</sub> is a select input allowing a logic level signal to select a regulated voltage of 1.8 V (MOD\_ $V_{CC} = LOW$ ) or 3.0 V (MOD\_ $V_{CC} = HIGH$ ). Additionally, the NCN4555 has a shutdown input allowing it to turn off or turn on the regulator output. The shutdown mode power consumption is typically in the range of a few tens of nA (30 nA Typical). Figure 8 shows a simplified view of the NCN4555 voltage regulator. The SIM\_V<sub>CC</sub> output is internally current limited and protected against short circuits. The short-circuit current IV<sub>CC</sub> is constant over the temperature and SIM\_V<sub>CC</sub>. It varies with V<sub>BAT</sub> typically in the range of 60 mA to 90 mA (Figure 4 and 5).

In order to guarantee a stable and satisfying operating of the LDO the SIM\_V<sub>CC</sub> output will be connected to a 1.0  $\mu$ F bypass ceramic capacitor to the ground. At the input, V<sub>BAT</sub> will be bypassed to the ground with a 0.1  $\mu$ F ceramic capacitor.

#### **LEVEL SHIFTERS**

The level shifters accommodate the voltage difference that might exist between the microcontroller and the smart card. The RESET and CLOCK level shifters are monodirectional and feature both the same architecture.

The bidirectional I/O line provides a way to automatically adapt the voltage difference between the MCU and the SIM card in both directions. In addition with the pullup resistor, an active pullup circuit (Figure 8, Q1 and Q2) provides a fast charge of the stray capacitance, yielding a rise time fully within the ISO7816 specifications.



Figure 8. Simplified Block Diagram of the LDO Voltage Regulator



Figure 9. Basic I/O Line Interface

The typical waveform provided in Figure 10 shows how the accelerator operates. During the first 200 ns (typical), the slope of the rise time is solely a function of the pullup resistor associated with the stray capacitance. During this period, the PMOS devices are not activated since the input voltage is below their  $V_{gs}$  threshold. When the input slope crosses the  $V_{gsth}$ , the opposite one shot is activated, providing a low impedance to charge the capacitance, thus increasing the rise time as depicted in Figure 10. The same mechanism applies for the opposite side of the line to make sure the system is optimum.

#### **INPUT SCHMITT TRIGGERS**

All the Logic input pins (excepted I/O and SIM\_I/O, See Figure 3) have built–in Schmitt trigger circuits to prevent the NCN4555 against uncontrolled operation. The typical dynamic characteristics of the related pins are depicted Figure 11.

The output signal is guaranteed to go High when the input voltage is above  $0.7 \times V_{DD}$ , and will go Low when the input voltage is below  $0.2 \times V_{DD}$  or  $0.4 \times V_{DD}$  depending on the input considered (see the Digital Input Table on page 5).

#### **SHUTDOWN OPERATING**

In order to save power or for other purpose required by the application it is possible to put the NCN4555 in a shutdown mode by setting Low the pin  $\overline{\text{STOP}}$ . On the other hand the device enters automatically in a shutdown mode when  $V_{DD}$  becomes lower than 1.1 V typically.



Figure 10. SIM\_IO Typical Rise and Fall Times with Stray Capacitance > 30 pF (33 pF Capacitor Connected on the Board)

# **ESD PROTECTION**

The NCN4555 SIM interface features an HBM ESD voltage protection in excess of 7 kV for all the SIM pins (SIM\_IO, SIM\_CLK, SIM\_RST, SIM\_V<sub>CC</sub> and GND). All the other pins (microcontroller side) sustain at least 2 kV. These values are guaranteed for the device in its full integrity without considering the external capacitors added to the circuit for a proper operating. Consequently in the operating conditions it is able to sustain much more than 7 kV on its SIM pins making it perfectly protected against electrostatic discharge well over the HBM ESD voltages required by the ISO7816 standard (4 kV).

#### PRINTED CIRCUIT BOARD LAYOUT

Careful layout routing will be applied to achieve a good and efficient operating of the device in its mobile or portable environment and fully exploit its performance.

The bypass capacitors have to be connected as close as possible to the device pins (SIM\_ $V_{CC}$ ,  $V_{DD}$  or  $V_{BAT}$ ) in order to reduce as much as possible parasitic behaviors (ripple and noise). It is recommended to use ceramic capacitors.

The exposed pad of the QFN-16 package will be connected to the ground as well as the unconnected pins (NC). A relatively large ground plane is recommended.

Figures 12 and 13 shows an example of PCB device implementation in an evaluation environment.



Figure 11. Typical Schmitt Trigger Characteristics

# **EVALUATION BOARD AND PCB GUIDELINES**



Figure 12. NCN4555 engineering test board schematic diagram

# **EVALUATION BOARD AND PCB GUIDELINES**



**Top Layer** 



Figure 13. NCN4555 Printed Circuit Board Layout (Engineering board)

#### PACKAGE DIMENSIONS

#### QFN-16 3\*3\*0.75 MM, 0.5 P CASE 488AK-01 ISSUE O



#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS.
   DIMENSION & APPLIES TO PLATED
   TERMINAL AND IS MEASURED BETWEEN
   0.25 AND 0.30 MM FROM TERMINAL.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.
- L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM SPACING BETWEEN LEAD TIP AND FLAG.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.70        | 0.80 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A3  | 0.20        | REF  |  |  |
| b   | 0.18        | 0.30 |  |  |
| D   | 3.00 BSC    |      |  |  |
| D2  | 1.65        | 1.85 |  |  |
| E   | 3.00        | BSC  |  |  |
| E2  | 1.65        | 1.85 |  |  |
| е   | 0.50 BSC    |      |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.30        | 0.50 |  |  |



ON Semiconductor and was registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.