# Synchronous Buck Controller for High Efficiency Post Regulation The NCP4331 houses a dual MOSFET driver intended to be used as a companion chip in ac-dc or dc-dc multi-output post regulated power supplies. Directly fed by the secondary ac signal, the device keeps power dissipation to the lowest while reducing external component count. Further, the implementation of N-channel MOSFETs gives NCP4331-based applications a significant advantage in terms of efficiency. #### **Features** - High Gate Drive Capability - Bootstrap for N-MOSFET High-Side Drive - Two Embedded Error Amplifiers Allowing Constant Current Constant Voltage (CCCV) Operation - ±1.5% Regulation Voltage Reference Over 0°C to 85°C Temperature Range - Programmable Soft-Start - Thermal Shutdown for Overtemperature Protection - PWM Operation Synchronized to the Converter Frequency - Over Les Management for Soft Switching A S - In err al Regulator to Ease the Circuit Freding - Undervoltage Detection - These are Pb-Free Devices ## **Typical Applications** - Off-line Switch Mode Power Supplies - Power Dc-dc Converters - Efficient Alternative to Mag-Amp Post-Regulators ## ON Semiconductor® http://onsemi.com ## **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Package | Shipping | |--------------|-----------------------|-----------------------| | NCP4331DR2G | SOIC-16<br>(Pb-Free) | 2500 /<br>Tape & Reel | | NCP4331DBR2G | TSSOP-16<br>(Pb-Free) | 2500 /<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 1. Typical Application Schematic http://www.BDTIC.com/ON Figure 2. Block Diagram ## **DETAILED PIN DESCRIPTIONS** | Pin Number | Name | Function | |------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CSout | Pin 1 is the output of the auxiliary error amplifier embedded in the NCP4331. This allows for the prevention of excessive coil or load current. Pin 1 can clamp the main error amplifier output. Controlling the coil current by this auxiliary error amplifier can provide a CCCV characteristic. | | 2 | CSin- | Inverting input of the auxiliary error amplifier that is generally used to control the coil current. | | 3 | CSin+ | Noninverting input of the auxiliary error amplifier that is generally used to control the coil current. | | 4 | UVP/<br>STDWN | This pin is designed to detect too low input voltage pulses and to turn off both the low-side and high-side drivers in such a faulty condition. Also, the soft-start pin is grounded so that the circuit smoothly recovers operation when the detected fault disappears. This UVP detection function features some programmable hysteresis to avoid erratic turns on and off of the device. Ground Pin 4 to shutdown the part. | | 5 | COMP | This pin makes available the output of the internal error amplifier, for appropriate compensation of the regulation loop. | | 6 | FB | Pin 6 is the feed-back pin that must receive a portion of the output voltage to regulate. It is connected to the inverting input of the internal error amplifier. The regulation reference is better $\pm 2\%$ over the $-40^{\circ}$ C to 125°C temperature range. | | 7 | Soft-Start/<br>Dmax | Apply a capacitor to Pin 7 to slow down the start-up phase and reduce the stress during this sequence. Place a resistor between Pin 7 and ground to adjust the maximum duty-cycle of the high-side MOSFET. Combine the two functions by implementing these two components in parallel. | | 8 | Cramp | This pin sources a constant current. Connect a capacitor to create a voltage ramp. This ramp is summed to the error amplifier output and compared to a constant voltage reference (V <sub>PWM</sub> ) to adjust the post-regulator duty-cycle. | | 9 | SYNC | This pin is designed to receive a portion of the input voltage, to synchronize the post-regulator activity to its pulsed input voltage. Also, the high-side drive cannot be high state if the "SYNC" pin voltage is low. | | 10 | GND | Ground pin of the circuit. | | 11 | LS_DRV | "LS_DRV" is the driver output of the low-side MOSFET gate. | | h t | VDD<br>+ D | "VDD" is the circuit power source that is typically provided by the VCC Pin. A 0.1 μF to 1 μF ceramic capacitor should be connected between this in and ground fol decoupling. | | 13 | β | Connect the common holde of the two MC SE ETs to this pin | | 14 | HS_DRV | "HS_DRV" is the driver output of the high-side MOSFET gate. | | 15 | BST | "BST" is the bootstrap pin. A 0.1 $\mu$ F to 1 $\mu$ F ceramic capacitor should be connected between this pin and the "HB" node. The "BST" voltage feeds the high-side driver ("HS_DRV"). | | 16 | VCC | A DC voltage (up to 30 V) must be applied to this pin. This voltage is internally post-regulated down to 7.5 V to provide the V <sub>DD</sub> voltage that powers the circuit. | #### **MAXIMUM RATINGS** | Symbol | Rating | Value | Unit | |-------------------|-------------------------------------------------------------|------------|------| | BST, HB | Bootstrap and "Half-Bridge" Node Inputs (Referenced to GND) | -2, +40 | V | | BST <sub>HB</sub> | Bootstrap Pin Voltage Referenced to the HB Node | -0.3, +10 | V | | V <sub>CC</sub> | Internal Regulator Input | -0.3, +30 | V | | V <sub>in</sub> | Pins 1, 2, 3, 4, 5, 6, 7, 8 and 9 | -0.3, +5 | V | | $V_{DD}$ | Supply Voltage | -0.3, +10 | V | | $R_{\theta JA}$ | Thermal Resistance (TSSOP-16 and SOIC-16) | 145 | °C/W | | | ESD Capability, Human Body Model (HBM) | 2 | kV | | | ESD Capability, Machine Model (MM) (Note 2) | 200 | V | | T <sub>A</sub> | Operating Temperature Range (Note 1) | -40, +125 | °C | | T <sub>Jmax</sub> | Maximum Junction Temperature | 150 | °C | | T <sub>Smax</sub> | Storage Temperature Range | -65 to 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. The maximum junction temperature should not be exceeded. - 2. The Machine Model ESD capability is 150 V for Pin 9. ## **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 20 \text{ V}, V_{BST} = 7 \text{ V}, HB \text{ Grounded}, T_J = 0^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise specified}$ ) | Symbol | Rating | | Тур | Max | Unit | | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------|------|--| | HIGH-SIDE OUTPUT STAGE | | | | | | | | R <sub>HS_source</sub> | Source Resistance @ I <sub>source</sub> = 100 mA | - | 3 | 6 | Ω | | | R <sub>HS_sink</sub> | Sink Resistance @ I <sub>sink</sub> = 100 mA | - | 2 | 4 | Ω | | | t <sub>r.</sub> .Hs<br>t <sub>f-</sub> HS | Ris : ar J F till Times: Hig t-S de Dutput Voltage Rise Time ((t <sub>L</sub> +11 nF) (No e 3) High-S de Output Voltage Fall Time (C <sub>L</sub> = 1 nF) (Note 3) | ر ا | | 20<br>15 | ıs | | | T <sub>LS-HS</sub> | Delay from Low-Side Gate Drive Low (High) to High-Side Drive High (Low) (Note 6) | 35 | 55 | 75 | ns | | | LOW-SIDE | OUTPUT STAGE | | | | | | | R <sub>LS_source</sub> | Source Resistance @ I <sub>source</sub> = 100 mA | - | 3 | 6 | Ω | | | R <sub>LS_sink</sub> | Sink Resistance @ I <sub>sink</sub> = 100 mA | - | 2 | 4 | Ω | | | t <sub>r-LS</sub> | Rise and Fall Times:<br>High-Side Output Voltage Rise Time ( $C_L = 1 \text{ nF}$ ) (Note 3)<br>High-Side Output Voltage Fall Time ( $C_L = 1 \text{ nF}$ ) (Note 3) | | 13<br>8 | 20<br>15 | ns | | | CURRENT C | CURRENT CONTROL ERROR AMPLIFIER (Auxiliary Error Amplifier) | | | | | | | IB <sub>pin3</sub> | Noninverting Input Bias Current @ V <sub>pin3</sub> = V <sub>pin2</sub> = V <sub>ref</sub> | -500 | -100 | 0 | nA | | | IB <sub>pin2</sub> | Inverting Input Bias Current @ V <sub>pin3</sub> = V <sub>pin2</sub> = V <sub>ref</sub> | -500 | -100 | 0 | nA | | | V <sub>io</sub> | Input Offset Voltage (Note 5) | -5 | 1 | 5 | mV | | | BW | Gain Bandwidth | - | 4 | - | MHz | | | G <sub>EA</sub> | Open Loop Voltage Gain | - | 70 | - | dB | | | V <sub>LL</sub> | Pin 1 Voltage if $V_{pin2}$ = 1 V and $V_{pin3}$ = 0 V, 100 $\mu A$ Being Sourced Into Pin 1 | 0 | - | 0.5 | ٧ | | - 3. The risetime is the time needed by the drive to go from 10% to 90% of the supply voltage. The fall time is the time required by the drive to drop from 90% to 10% of its supply voltage. These times are not tested in production but only guaranteed by design. - 4. Guaranteed by design. Tested through the $\tilde{R}_{RESET}$ parameter. - 5. Guaranteed by characterization and design. - 6. This delay is specified with the HB pin being grounded. In typical application where the HB node is pulsing, the delay is 70 ns typically ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 20 V, V<sub>BST</sub> = 7 V, HB Grounded, T<sub>J</sub> = 0°C to +125°C, unless otherwise specified) | Symbol | Rating | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|------------------|------| | ERROR AM | PLIFIER | | | | | | V <sub>ref</sub> | Referenced Voltage Regulation @ Pin 7 Being Open 0°C < T <sub>J</sub> < 85°C -40°C < T <sub>J</sub> < 125°C (Guaranteed by Test from 0°C < T <sub>J</sub> < 125°C and Extended to -40°C by Design) | | 0.750<br>0.750 | 0.762<br>0.765 | V | | IB <sub>FB</sub> | Feedback Input Bias Current @ V <sub>pin6</sub> = V <sub>ref</sub> | -500 | -250 | 0 | nA | | BW | Gain Bandwidth | - | 4 | - | MHz | | G <sub>EA</sub> | Open Loop Voltage Gain | - | 70 | - | dB | | EA <sub>out</sub><br>-EA <sub>max</sub><br>-EA <sub>min</sub> | Pin 5 (Compensation) Voltage<br>V <sub>pin6</sub> = 0 V<br>V <sub>pin6</sub> = 1 V | 3.50 | 3.70<br>0.05 | -<br>0.50 | V | | I <sub>source-EA</sub> | Output Source Current @ V <sub>pin6</sub> = 0 V | 40 | 65 | 90 | μΑ | | SOFT-STAI | RT AND MAXIMUM DUTY-CYCLE LIMITATION (D <sub>max</sub> ) | | | | | | I <sub>SS</sub> | Source Current @ V <sub>SS</sub> = 0 V to 3.5 V | 40 | 50 | 63 | μΑ | | $V_{SS}$ | Clamp Voltage | 3.5 | 3.7 | - | V | | EA <sub>MIN</sub> | Error Amplifier Output @ V <sub>pin5</sub> = 0.5 V | - | 0.05 | 0.5 | V | | EA <sub>SS</sub> | Error Amplifier Output @ V <sub>pin6</sub> = 0 V and V <sub>pin7</sub> = 2 V | 1.9 | 2.0 | 2.1 | V | | RAMP CON | TROL | | | | | | I <sub>ramp</sub> | C <sub>ramp</sub> Current Source @ V <sub>ramp</sub> = 0 V to 3.5 V | 40 | 50 | 63 | μΑ | | $V_{rampH}$ | C <sub>ramp</sub> Ramp Clamp | 3.5 | 3.7 | - | V | | V <sub>rampL</sub> | Low Voltage of the Ramp Saw-Tooth | - | - | 100 | mV | | V <sub>ra npON</sub> | Ramp Voltage Enabling the High-Side Driver: @ voltage S V @ voltage Enabling the High-Side Driver: @ voltage Enabling the High-Side Driver: | 2.30<br>-<br>0.85 | CGM | 2.6<br>0<br>1.20 | N | | Q <sub>RESET</sub> | Current Charge Extracted During the RESET Pulse (Note 4) | 5 | - | - | nC | | T <sub>RESET</sub> | Delay from SYNC Pin low to Reset Completion (a Falling Pulse Being Applied to Pin 16) | - | 200 | 350 | ns | | R <sub>RESET</sub> | Sink Resistance of Pin 8 during the Reset Time @ I <sub>pin8</sub> = 10 mA (This is the Resistance of the Switch that Discharges the C <sub>ramp</sub> Capacitor during the Reset Pulse – Capability of 5 nC Min) | | 15 | 25 | Ω | | SYNCHRON | NIZATION BLOCK | | | | | | $V_{SYNC}H$ | Synchronization Comparator Threshold (V <sub>pin9</sub> Rising) | 2.4 | 2.5 | 2.6 | V | | H <sub>SYNC</sub> | Synchronization Comparator Hysteresis | 1.2 | 1.5 | 1.8 | V | | V <sub>CL-SYNC</sub> | Negative Clamp Voltage of the Synchronization Pin @ I <sub>pin16</sub> = 2 mA | -0.3 | _ | 0 | V | | T <sub>SYNC≥HS</sub> | Delay From SYNC Pin High to HS_DRV High (A Rising PUlse Being Applied to Pin 16) | | 100 | 250 | ns | | UNDERVOL | TAGE DETECTION (UVP)/SHUTDOWN | | | | | | V <sub>UVP</sub> L | Comparator Threshold (V <sub>pin4</sub> Being Falling) | 1.92 | 2.00 | 2.08 | V | | V <sub>UVP</sub> H | Comparator Threshold (V <sub>pin4</sub> Being Rising) (Note 5) | - | - | 2.20 | V | | H <sub>UVP</sub> | Hysteresis of the UVP Comparator | - | 40 | - | mV | | | UVP Current Source | 15 | 25 | 30 | μА | | $I_{UVP}$ | OVI Ourient Gource | | 20 | 00 | μ | The risetime is the time needed by the drive to go from 10% to 90% of the supply voltage. The fall time is the time required by the drive to drop from 90% to 10% of its supply voltage. These times are not tested in production but only guaranteed by design. Guaranteed by design. Tested through the R<sub>RESET</sub> parameter. Guaranteed by characterization and design. This delay is specified with the HB pin being grounded. In typical application where the HB node is pulsing, the delay is 70 ns typically ## **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 20 V, $V_{BST}$ = 7 V, HB Grounded, $T_J$ = 0°C to +125°C, unless otherwise specified) | | , , , , , , , , , , , , , , , , , , , , | | | | | |------------------------|---------------------------------------------------------------------------------------------|----------|------------|------------|------| | Symbol | Rating | Min | Тур | Max | Unit | | TEMPERAT | URE PROTECTION | | | | | | T <sub>LIMIT</sub> | Thermal Shutdown Threshold (Note 5) | 150 | 160 | 170 | °C | | H <sub>TEMP</sub> | Thermal Shutdown Hysteresis | - | 50 | - | °C | | V <sub>CC</sub> BIASIN | IG (Internal Voltage Regulator) | | | | | | I <sub>VCC-max</sub> | Regulator Current Limitation | - | 60 | - | mA | | $V_{DD}$ | V <sub>DD</sub> Voltage @ V <sub>CC</sub> = 20 V and I <sub>VDD</sub> = 20 mA | 7.0 | 7.5 | 8.0 | V | | V <sub>DROP</sub> | Voltage Drop Between the V <sub>CC</sub> and V <sub>DD</sub> Pin @ I <sub>VCC</sub> = 20 mA | - | 0.17 | 1.0 | V | | I <sub>CC</sub> | Operating Consumption:<br>No Switching (Fault Mode)<br>Switching (100 kHz) | | 1.5<br>2.0 | 1.9<br>4.0 | mA | | V <sub>DD</sub> MANA | GEMENT | <u>.</u> | | | • | | UVD <sub>H</sub> | Undervoltage Lockout Threshold (V <sub>DD</sub> rising) | 5.3 | 6.0 | 6.7 | V | | UVD <sub>L</sub> | Undervoltage Lockout Threshold (V <sub>DD</sub> falling) | 5.0 | 5.6 | 6.2 | V | | H <sub>UVD</sub> | Undervoltage Lockout Hysteresis | 300 | 400 | _ | mV | <sup>3.</sup> The risetime is the time needed by the drive to go from 10% to 90% of the supply voltage. The fall time is the time required by the drive to drop from 90% to 10% of its supply voltage. These times are not tested in production but only guaranteed by design. http://www.BDTIC.com/ON <sup>4.</sup> Guaranteed by design. Tested through the R<sub>RESET</sub> parameter. <sup>5.</sup> Guaranteed by characterization and design. <sup>6.</sup> This delay is specified with the HB pin being grounded. In typical application where the HB node is pulsing, the delay is 70 ns typically Figure 13. UVP Threshold versus Temperature Figure 14. Hysteresis of the UVP Comparator versus Temperature Figure 17. Reset Time versus Temperature Figure 18. Current Limitation of the V<sub>CC</sub> Internal Regulator versus Temperature Figure 19. $V_{DD}$ Voltage versus Temperature @ $V_{cc}$ = 20 V and $I_{VDD}$ = 20 mA #### **DETAILED OPERATING DESCRIPTION** #### Introduction The NCP4331 is ideal in multi-outputs applications where efficiency, ease of implementation and compactness are key requirements. Since it is often impossible to tightly regulate all the outputs and since a further regulation of the outputs is not an efficient option, it is preferable to do as follows: - Traditionally regulate the highest output voltage. - Post-regulate the other ones, by directly drawing the energy from the transformer secondary ac voltage. The NCP4331 is a controller developed to drive such buck converters that have the ability to operate from pulsed voltage. Typically, NCP4331 driven post-regulators are associated to forward converters as portrayed by Figure 20. For the sake of the simplicity, the forward of Figure 20 consists of a simple demagnetization winding and output diodes, but more sophisticated options including active clamp and synchronous rectification, would lead to a better global efficiency of the solution. Also, one can associate the NCP4331 to other architectures (like two switches' forward or half-bridge converters). Any converter able to provide the NCP4331 post-regulator with a square wave source could use this concept, as long as the NCP4331 maximum ratings are not exceeded (in particular, the "B5T" and "HB" maximum voltage Finally, the NCP4311 has the following main benefits: Efficiency: The NCP4331 concept avoids the implementation of downstream converters to re-process the main converter output voltage when two or more outputs are to be tightly regulated. Instead, like Mag-amp systems, NCP4331 driven post-regulators directly draw the energy from the secondary side of the main converter transformer, for a more efficient power processing. In addition, the circuit manages the - sequencing in a smart manner so that three over the four transitions are soft. The high gate drive capability of the NCP4331 and the utilization of N-MOSFETs for both the high and low sides reduce the conduction losses to a minimum (synchronous rectification). - Ease of implementation and compactness: The NCP4331 is housed in a small SO16 package and it incorporates all the functions necessary for a reliable post-regulation (synchronization block, accurate regulation block, soft-start, current control). Hence, NCP4331 driven post-regulation requires few external components. Also the high switching frequency levels it can handle (up to 400 kHz) allows the utilization of small output coil and capacitor. An internal regulator highly eases the circuit feeding. - Robustness: The NCP4331 embeds powerful features to protect the application from possible over-stresses and make the post-regulator very rugged. In particular, it incorporates a second operational amplifier to lower the duty-cycle and ultimately clamp the coil current when it tends to become excessive (CCCV characteristic). Also, the soft-start and the undervoltage protections improve reliability. In addition, they help control the start and end of the post-regulator operation. Ultimately, the integration within the whole syst m is eased. # Post-Regulation Operation Figure 20 illustrates the concept where two outputs are to be regulated ("V<sub>out1</sub>" and "V<sub>out2</sub>"). The highest output (V<sub>out1</sub>) is traditionally regulated thanks to a regulation arrangement that modulates the forward converter duty cycle. The other output (V<sub>out2</sub>) is regulated by a dual MOSFET arrangement driven by the NCP4331. The high-side MOSFET turns on during one part of the forward converter on-time, while the low-side power switch is ON for the rest of the period (free wheeling). Figure 20. NCP4331 Post-Regulator Associated to a Forward Converter In the case of a forward operating in continuous conduction mode (CCM) operation, the cycle is simply given by the following equation (the converter losses being neglected): $$d_{F} = \frac{V_{out1}}{\left(\frac{N_{S}}{N_{P}}\right) \cdot \left(V_{in}\right)_{forward}}$$ (eq. 1) Where: d<sub>F</sub> is the forward duty cycle, $N_S/N_P$ is the transformer turn ratio ( $N_P$ : primary number of turns, $N_S$ : secondary number of turns), (V<sub>in</sub>)<sub>forward</sub> is the forward converter input voltage, $V_{out1}$ is the main output voltage of the forward converter. Figure 21. Leading Edge Modulation As portrayed in Figure 21, the post–regulator controls the energy to be drawn from the power source $V_{in}$ by adjusting the time during which the high–side MOSFET is on. This conduction time is modulated by adjusting the leading edge of the high side drive while the trailing edge stays synchronized to the input voltage $V_{in}$ . As in a traditional buck, the post-regulated output voltage is given by the following equation: $$V_{out} = d_n \cdot \frac{N_S}{N_P} \cdot (V_{in})_{forward}$$ (eq. 2) # Sequencing and Regulation Block The following timing diagram portrays the sequencing. Where: $d_n$ is the duty cycle of the post-regulator n. $d_n < d_F$ since $(N_S/N_P \bullet (V_{in})_{forward})$ is available only during the forward converter on-time and that anyway, the high-side MOSFET cannot be turn on as long as $V_{in}$ is low (i.e., during the forward off-time). Post-regulated output voltages are then necessarily lower than the main regulated one. However, the NCP4331 scheme allows $d_n$ to nearly equal $d_f$ so that if necessary, a post-regulated output voltage (Vout<sub>n</sub>) can be very closed the main one (V<sub>out1</sub>). Figure 22. Timing Diagram ## **Sequencing and Overlapping** Figure 22 portrays the sequencing of a NCP4331 driven post-regulator. The high-side driver turns on (off) after some delay just after the low-side has switched off (on). More precisely, the high-side MOSFET: - Turns on 70 ns after the low-side MOSFET opening, - Turns off 70 ns after the low-side MOSFET closing. Hence, there are 70 ns when both the high-side and low-side MOSFETs are on. Such a behavior is possible because this event occurs just after the input voltage has dropped to zero (the post-regulator is not the seat of cross-conduction and instead, as it will be seen in next sections, this sequencing optimizes the switching performance), i.e., at the beginning of the forward free wheeling phase. Hence, no energy can then be drawn from the converter transformer during this delay and these 70 ns should not be considered as a part of the high-side MOSFET conduction time. Similarly, there are 70 ns during which both MOSFETs are off, just before the low side conduction phase. During this short time, the body diode of the low side MOSFET derives the coil current. Hence, its drain-source voltage is already low when the low-side MOSFET turns on. The resulting Zero Voltage Switching optimizes the efficiency. In light load, the body diode of the high-side MOSFET may conduct the coil current if it is negative (flowing back from the load to the input). ## **Error Amplifier** The NCP4331 embeds an error amplifier. The internal 0.75 V reference is better than $\pm 1.5\%$ accurate over the 0°C to 85°C temperature range ( $\pm 2\%$ over the 0°C to 85°C range). The circuit provides access to its inverting input and to its output. Ty really, the output voltage of the post-regulator itself down by a resistive flyide to be monitored by the inverting input ("FB" pin – Pin 6). The bias current is minimized (less than 500 nA) to allow the use of a relatively high impedance feed-back network. The output of the error amplifier is pinned out for external loop compensation (Pin 5). Please note that a NCP4331 driven post-regulator can be viewed as a voltage mode buck converter and hence, that a type 3 compensation network is recommended (see application schematic of page 1). ## Ramp Generation and PWM Section An internal current source ( $I_{RAMP} = 50 \mu A$ ) charges the C<sub>RAMP</sub> timing capacitor to form a ramp that is reset by the synchronization pin when the input voltage falls down. The circuit adds the resulting, synchronized saw-tooth (V<sub>ramp</sub>) to the error amplifier output (EAOUT). The PWM comparator monitors the obtained sum and sets the PWM latch when this voltage (V<sub>ramp</sub>+ EA<sub>OUT</sub>) exceeds the internal PWM reference ("VPWM"). As a consequence, the low-side MOSFET turns off, 70 ns later, the high-side MOSFET switches on and remains closed until the next RESET sequence, i.e., when the input voltage drops to zero. Hence, the raising edge of the high-side MOSFET is modulated by the moment when the sum crosses the PWM reference. In other words, the NCP4331 operates in the so called Leading Edge Modulation. In fact, the PWM latch cannot be set before the input voltage is in high state. This is to avoid that the high-side MOSFET is on while there is no input voltage. Also, this feature prevents the high-side MOSFET from keeping high in the case of any interruption in the $V_{\rm IN}$ generation (if the main converter enters some skip mode or during the system stop). Practically, the input voltage presence is detected by the "SYNC" pin. #### Soft-Start The voltage reference of the error amplifier is internally clamped by the voltage of pin 7. A current source ( $I_{SS} = 50 \,\mu\text{A}$ ) flows out of this pin. A capacitor should be applied to pin 7 so that during the startup phase, the pin voltage slowly ramps up. As a consequence, the error amplifier output increases in a soft manner. Hence, the high-side MOSFET duty-cycle smoothly increases and as a result, this leads to a soft-start and to a reduction of the stress during this sequence. A resistor can also be placed between pin 7 and ground to adjust the maximum duty-cycle of the high-side MOSFET. Combine the two functions by implementing these two components in parallel. If no component is placed in parallel to the capacitor, the soft-start voltage ramps up until the internal clamp is activated. At that moment, the soft-start has no limiting action on the duty-cycle that is only controlled by the error amplifier and if used, by the auxiliary operational amplifier. #### OverLapping and Transitions Figure 23. Sequencing and Overlaps Management As portrayed by Figure 23, three transitions over four are soft: 1. Low-side Turn On (t3): The synchronization block detects when the input voltage (V<sub>in</sub>) drops to zero and following this event, it resets the circuit to prepare it for the next switching period. Practically, the C<sub>RAMP</sub> timing capacitor and the PWM latch are re-initialized and the low-side MOSFET is turned on. Just before this low-side transition, the post-regulator input voltage is low and its high-side MOSFET is still on. As a consequence, the low-side MOSFET drain potential is closed to 0 V. Thus the low-side MOSFET turns on in a Zero Voltage Switching mode (ZVS). Hence, the energy Qg necessary to - turn on the low-side MOSFET is significantly minimized (no Miller plateau) and the switching losses are very low. - 2. Low-side Turn Off (t1): The high-side MOSFET turns on about 70 ns after the low-side opening. During this 70 ns time when both switches are off, the body diode of the low-side MOSFET derives the coil current (in nominal load condition, when the coil current is positive, i.e., when it flows toward the output). As a result, the low-side MOSFET turns off while its drain-source voltage keeps around zero due to its body diode activation. Again, the energy Qg to be extracted for opening the low-side MOSFET is small and the switching losses are low. - 3. **High-side Turn Off (t4)**: The low-side MOSFET turns on 70 ns before the high-side MOSFET turns off. Hence, just before t4, the input voltage being low and the low-side MOSFET being on, the voltage across the high-side MOSFET is nearly zero while the low-side MOSFET generally already derives the major part of the coil current. Finally, this transition is very soft (low current, no voltage) Only the high-side turn on (t2) that leads to switch the full current and voltage, is "hard". This sequencing that makes soft 3 transitions over 4, helps maximize the efficiency of the post\_regulator. Other Drive Constraints The post-regulater is the seat of large "dV/dt" that may disturb the system operation if the drivers are not strong enough to contain them. There are two "dV/dt" the circuit must face: 1. When the high-side MOSFET turns on, the potential of the "HB" node sharply increases and hence, it produces a huge current through the C<sub>rss</sub> capacitor of the low-side MOSFET. This current - may lead to a parasitic turn on of the low-side MOSFET if the driver impedance is too high to absorb this current without a significant increase of the driver voltage. For instance, a 30 V / 10 ns dV/dt produces a 450 mA current through a $150 \text{ pF C}_{rss}$ ( $450 = 150 \text{ pF} \bullet (30 \text{ V} / 10 \text{ ns})$ ). If the driver voltage must keep below 2.5 V to prevent unwanted turn on, the driver sink resistor should be less than: $R_{sink} = (2.5 \text{ V} / 0.45 \text{ A}) = 5.5 \Omega$ . - 2. Similarly, the sink capability of the high-side driver must be high enough to face the high dV/dt that occurs when the post-regulator input voltage abruptly turns high. Again, a 30 V / 10 ns dV/dt would produce a 450 mA current through a 150 pF $C_{rss}$ and the driver sink resistor should be less than: $R_{sink} = 5.5 \ \Omega$ . Finally, the immunity to (dV/dt)s is the main criterion in the dimensioning of the driver sink capability. Both the low and high side drivers that features a 4 $\Omega$ maximal sink resistance, allows a robust post-regulator operation. It must be noted that the drivers remain in a sinking mode whenever the circuit is off following an Undervoltage Lockout condition, the activation of the thermal shutdown or an undervoltage condition. #### **Synchronization Block** The "SYNC" pin is designed to receive the post-regulator input voltage ("V<sub>in</sub>" of the application schematic). When his vo tage drops below the 2.5 V internal (nreshold, the irruit generates a "RESE F" pulse signal that is long erough (about 250 ns) to: - Activate the internal switch that is implemented to ground and fully discharge the C<sub>RAMP</sub> timing capacitor. The circuit is then initialized for a next cycle. - Reset the PWM latch and hence, initiate a free-wheeling phase (the circuit turns on the low-side MOSFET and 70 ns later, it opens the high-side MOSFET). Figure 24. Synchronization Block The synchronization block generates a short reset pulse. Its duration ("delay) is 250 ns typically. The voltage that is applied to the "SYNC" pin, may be slightly negative during one part of the period. The NCP4331 incorporates a negative protection system that clamps the negative spikes that may cause an improper operation of the circuit. The protection is fully effective as long as the pin 16 source current is kept below 2 mA. Generally speaking the pin voltage is clamped to be between -100 mV and 10 V. It is recommended to apply the synchronization signal ("V<sub>in</sub>" typically) through a resistor so that the current absorbed and sourced by the pin clamp network stays in the range of 1 mA. #### **Bootstrap Pin** The circuit features a bootstrap pin ("BST") to optimally drive the high-side N-MOSFET. A 0.1 $\mu$ F to 1 $\mu$ F ceramic capacitor should be connected between this pin and the 'HB" node that is connected to the source of the high-side MOSFET. The "BST" voltage feeds the high-side driver ("HS\_DRV"). Practically, the V<sub>DD</sub> voltage is applied to the "BST" pin through a diode (see application schematic of page 1) so that the bootstrap capacitor is charged to V<sub>DD</sub> when the "HB" pin is low (when the low-side MOSFET conducts). Hence, some voltage source referenced to the "HB" node (and then to the high-side MOSFET source) is made available for an effective control of the high-side MOSFET. #### Internal Voltage Regulator The circuit incorporates a voltage regulator to ease the circuit feeding. Pin 16 makes the input of this regulator available. It can receive a dc voltage (up to 30 V). This voltage is post-regulated down to 9 V to provide the $V_{DD}$ voltage that supplies the circuit. Undervoltage Lockout (UVLO) Ar in de evoi age rockout comparator is incorporated to guarante hat he device is properly upplied vefore enabling the output stages. The NCP4331 starts to operate when the power supply V<sub>DD</sub> exceeds 6.0 V. A 0.4 V hysteresis avoids erratic turning on and off of the device. Also, a post-regulator having to operate in a noisy environment, a 30 µs blanking time avoids that an UVLO is detected because of a spike or of some noise. When the NCP4331 detects an under-voltage lockout condition, the "fault" flag is asserted and both the high-side and low-side drivers are forced off. A minimum $V_{CC}$ voltage must be present (at least 3 V) to ensure the active grounding of the drivers. If $V_{CC}$ is lower, the drivers may be only tied to ground by a 60 k $\Omega$ internal resistor The undervoltage lockout has a 5 V minimum threshold (falling). As a consequence, 5 V minimum are available to drive the power switch. Such a level generally allows an efficient drive of most MOSFETs. #### **Undervoltage Protection (UVP)** This pin is designed to receive a low inertia voltage representative of the input voltage magnitude, in order detect too low input voltage pulses and to turn off both the low-side and high-side drivers in such a faulty condition. The soft-start pin is grounded when an UVP condition is detected so that the circuit smoothly recovers operation when the fault disappears. In addition to the permanent 60 mV hysteresis of the UVP comparator, this block sources 25 $\mu A$ out of pin4 when no UVP is detected, to further increase the hysteresis as much as necessary to avoid erratic turns on and off of the device. A 5 µs blanking time avoids inappropriate UVP detection that may result from the application noise. rmar Shutdown (TSD) The NCP 13.11 senses is juiction temperature. When it exceeds 150°C, the circuit turns low both the high-side and low-side drivers. The power switches are kept off until the temperature has dropped to about 100°C (50°C hysteresis). Like the Undervoltage Lockout block, the TSD incorporates a 30 µs blanking time to avoid any false detection that may result from noise. ## **APPLICATION INFORMATION** Figure 25. "Basic" Configuration (No Use of the Auxiliary Operational Amplifier) The input voltage $(V_{IN})$ is rectified and a portion of the resulting signal is applied to the UVP pin so that the NCP-3.1 stops operating when $V_{IN}$ is too low. The low and high thresholds of the UVP comparator set the $V_{IN}$ limits ( $V_{IN}$ ising and falling) together with the $V_{CC}$ capacitor. Figure 26. "Basic" Configuration Further Including an Overvoltage Protection (OVP) Compared to the "basic" configuration, Figure 26 further includes an OVP feature that utilizes the auxiliary operational amplifier (OPAMP2). Two resistors $R_{ovp1}$ and $R_{ovp2}$ scale down the output voltage and the resulting portion of $V_{out2}$ is applied to the inverting input of OPAMP2. The non inverting input precipes the feedback signal that nominally equates the internal reference voltage ( $R_{t}$ ). Hence, $V_{REI}$ also be very as the CVP reference. $R_{ovp1}$ and $R_{c}$ precipe dimensional to that OPAMF2 "riggers" when $V_{out2}$ exceeds it maximum acceptable level. The output of QPAMP2 "CS out" that is SN Konly) is connected to the COMP pin to reduce the duty-cycle in case of OVP. CSout can be connected to the soft-start pin if a low duty-cycle re-start-up is preferred after an OVP event. It can be noted that both options offer a protection if the feedback is accidentally grounded since in this case, the pin6 voltage and hence, the OVP threshold are close to zero. Ultimately, the post-regulator is protected in this fault condition. Figure 27. Post-Regulation with CCCV Protection In Figure 27, the series resistor $R_S$ of the inductor senses the coil current. Practically if the resistors $R_1$ and $R_2$ are equal and if $R_{th0}$ is high compared to them, the inductor voltage is integrated by the auxiliary OPAMP. Since the average voltage across the pure inductive part of the coil is zero in steady state, this senting terminate children and returns the average I voltage across the strick resistor $R_1$ (° $V_{RS}$ "). $V_{RS}$ is compared to an offset prest of using the main output voltage (° $V_{uu}$ 1") to gether $V_{uu}$ 1 to gether $V_{uu}$ 1 to gether $V_{uu}$ 1 to gether $V_{uu}$ 2 to gether $V_{uu}$ 3. Any accurate voltage source could be used instead of $V_{out1}$ 3. This technique that limits the coil current as a function of the main output $V_{out1}$ 4, further performs some soft-start function and helps $V_{out2}$ 4 track $V_{out1}$ 4. Figure 28. Post-Regulation with CCCV, OVP and Enhanced Tracking of the Main Output Voltage ("Vout1") Compared to Figure 27, Figure 28 further consists of the resistors " $R_{track1}$ " and " $R_{track2}$ " that serve to apply a portion of the main output voltage (" $V_{out1}$ ") to the NCP4331 soft-start pin. He is a first post-legislator duty-cycle is limited by the $V_{out1}$ level for a first proved tracking. #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI V14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### **SOLDERING FOOTPRINT** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2175 or 800-344-3867 Toll Free USA/Canad Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative