# Low Voltage, Rail-to-Rail Output Operational Amplifier The NCS2003 is a low voltage operational amplifier with rail-to-rail output drive capability. The 1.8 V operation allows high performance operation in low voltage, low power applications. Additional features include no output phase reversal with overdriven inputs, a low input offset voltage of 0.5 mV, ultra low input bias current of 1 pA, and a unity gain bandwidth of 5 MHz at 1.8 V. The tiny NCS2003 is the ideal solution for small portable electronic applications and is available in the space saving SOT23–5 and SOT–553 packages. #### **Features** - 7 MHz Unity Gain Bandwidth at 5 V - 5 MHz Unity Gain Bandwidth at 1.8 V - Rail-to-Rail Output - No Output Phase Reversal for Over-Driven Input Signals - Low Offset Voltage 500 μV typical - Low Input Bias Current − 1 pA typical - Space saving SOT23-5 and SOT553-5 Packages - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant # **Typical Applications** - Cellular Telephones - Current Shunt Monitors for battery monitoring - Pulse Oximetry Signal Conditioning - Blood Pressure Monitor Conditioning and Filtering - Hard Drive Sensor Buffer ### ON Semiconductor® http://onsemi.com SOT23-5 CASE 483-02 SOT553, 5 LEAD CASE 463B #### **MARKING DIAGRAMS** AN3 = NCS2003SN2T1G A3 = NCS2003XV53T2G Y = Year W = Work Week M = Date Code = Pb-Free Package (Note: Microdot may be in either location) #### **PIN CONNECTIONS** ### **ORDERING INFORMATION** See detailed ordering and shipping information on page 8 of this data sheet. #### **ABSOLUTE MAXIMUM RATINGS** Over operating free-air temperature, unless otherwise stated | Parameter | Symbol | Limit | Unit | |-----------------------------------------------------|------------------|-----------------------------------|------| | Supply Voltage (V <sub>DD</sub> – V <sub>SS</sub> ) | Vs | 7 | V | | INPUT AND OUTPUT PINS | | | | | Input Voltage (Note 1) | V <sub>IN</sub> | V <sub>SS</sub> – 300 mV to 7.0 V | V | | Input Current | I <sub>IN</sub> | 10 | mA | | Output Short Circuit Current (Note 2) | I <sub>OSC</sub> | 100 | mA | | TEMPERATURE | | | | | Storage Temperature | T <sub>STG</sub> | -65 to 150 | °C | | Junction Temperature | T <sub>J</sub> | 150 | °C | | ESD RATINGS | | | | | Human Body Model | HBM | 2000 | V | | Machine Model | MM | 200 | V | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Neither input should exceed the range of VSS 300 mV to 7.0 V - 2. Indefinite duration; however, maximum package power dissipation limits must be observed to ensure that the maximum junction temperature is not exceeded. ## THERMAL INFORMATION (Note 3) | Thermal Metric | Symbol | Limit | Unit | |--------------------------------|-------------------|-------|------| | Junction to Ambient – SOT23–5 | $\theta_{\sf JA}$ | 235 | °C/W | | Junction to Ambient – SOT553–5 | $\theta_{\sf JA}$ | 250 | °C/W | <sup>3.</sup> As mounted on an 80 x 80 x 1.5 mm FR4 PCB with 650 mm² and 2 oz (0.034 mm) thick copper heat spreader. Following JEDEC JESD/EIA 51.1, 51.2, 51.3 test guidelines. #### **OPERATING CONDITIONS** | Parameter | Symbol | Limit | Unit | |---------------------------|----------------|------------|------| | Operating Supply Voltage | V <sub>S</sub> | 1.7 to 5.5 | V | | Specified Operating Range | T <sub>A</sub> | -40 to +85 | °C | **ELECTRICAL CHARACTERISTICS:** $V_S = +1.8 \text{ V}$ **Boldface** limits apply over the specified temperature range, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ . guaranteed by design and/or characterization. At $T_A = +25^{\circ}\text{C}$ , $R_L = 10 \text{ k}\Omega$ connected to midsupply, $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------|------------------|--------------------------------------------------------------------------------|-----------------|-------|-----------------------|--------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | Vos | | | 0.5 | 4.0 | mV | | | | | | | 5.0 | | | Offset Voltage Drift | ΔV/ΔΤ | | | 2.0 | | μV/°C | | Input Bias Current | I <sub>IB</sub> | | | 1 | | рА | | Input Offset Current | Ios | | | 1 | | рА | | Differential Input Resistance | R <sub>IN</sub> | | | >1 | | TΩ | | Differential Input Capacitance | C <sub>IN</sub> | | | 1.2 | | pF | | Input Common Mode Range | V <sub>ICR</sub> | Inferred from CMRR | V <sub>SS</sub> | | V <sub>DD</sub> - 0.6 | V | | Common Mode Rejection Ratio | CMRR | V <sub>IN</sub> = 0 V to V <sub>DD</sub> - 0.6 V | 70 | 80 | | dB | | | | V <sub>IN</sub> = 0.2 V to V <sub>DD</sub> – 0.6 V | 65 | | | | | OUTPUT CHARACTERISTICS | | | | 1 | | | | Output Voltage High | V <sub>OH</sub> | $V_{ID} = +0.5 \text{ V}, R_L = 10 \text{ k}\Omega$ | 1.75 | 1.798 | | V | | | | | 1.75 | | | | | | | $V_{ID}$ = +0.5 V, $R_L$ = 2 k $\Omega$ | 1.7 | 1.78 | | | | | | | 1.7 | | | | | Output Voltage Low | V <sub>OL</sub> | $V_{ID}$ = -0.5 V, $R_L$ = 10 k $\Omega$ | | 7.0 | 50 | mV | | | | | | | 50 | | | | | $V_{ID} = -0.5 \text{ V}, R_L = 2 \text{ k}\Omega$ | | 20 | 100 | | | | | | | | 100 | | | Short Circuit Current | I <sub>SC</sub> | $V_{ID} = +0.5 \text{ V}, V_O = V_{SS}, \text{ Sourcing}$ | 5.0 | 8.0 | | mA | | | | $V_{ID} = -0.5 \text{ V}, V_O = V_{DD}, \text{ Sinking}$ | 10 | 14 | | | | NOISE PERFORMANCE | | | | | | | | Voltage Noise Density | e <sub>N</sub> | f = 1 kHz | | 25 | | nV/√Hz | | Current Noise Density | i <sub>N</sub> | f = 1 kHz | | 0.1 | | pA/√Hz | | DYNAMIC PERFORMANCE | - | | • | - | | | | Open Loop Voltage Gain | A <sub>VOL</sub> | $R_L = 10 \text{ k}\Omega$ | 80 | 92 | | dB | | | | | 75 | | | | | | | $R_L = 2 k\Omega$ | | 92 | | dB | | | | | 70 | | | | | Gain Bandwidth Product | GBWP | | | 5 | | MHz | | Gain Margin | A <sub>M</sub> | $R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF | | 12 | | dB | | Phase Margin | Ψм | $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ | | 53 | | 0 | | Slew Rate | SR | Positive Slope, R <sub>L</sub> = 2 k, A <sub>V</sub> = +1 | | 6 | | V/μs | | | | Negative Slope, R <sub>L</sub> = 2 k, A <sub>V</sub> = +1 | | 9 | | V/μs | | Total Harmonic Distortion + | THD+N | $V_{O} = 1 \text{ Vpp, } R_{L} = 2 \text{ k}\Omega, A_{V} = +1, 1 \text{ kHz}$ | | 0.015 | | % | | Noise | | $V_O = 1$ Vpp, $R_L = 2$ kΩ, $A_V = +1$ , 10 kHz | | 0.025 | | % | | POWER SUPPLY | | | | 1 | | | | Power Supply Rejection Ratio | PSRR | | 72 | 80 | | dB | | • | | | 65 | | | | | Quiescent Current | I <sub>CC</sub> | No Load | | 230 | 560 | μΑ | | | 1 | 1 | 1 | 1 | | | ELECTRICAL CHARACTERISTICS: $V_S = +5.0 \text{ V}$ Boldface limits apply over the specified temperature range, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ . guaranteed by design and/or characterization. At $T_A = +25^{\circ}\text{C}$ , $R_L = 10 \text{ k}\Omega$ connected to midsupply, $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------|---------------------------------------------------|-----------------------------------------------------------|-----------------|-------|-----------------------|-------------| | INPUT CHARACTERISTICS | • | | | | | | | Offset Voltage | Vos | | | 0.5 | 4.0 | mV | | | | | | | 5.0 | | | Offset Voltage Drift | ΔV/ΔΤ | | | 2.0 | | μV/°C | | Input Bias Current | I <sub>IB</sub> | | | 1 | | рА | | Input Offset Current | Ios | | | 1 | | рА | | Differential Input Resistance | R <sub>IN</sub> | | | >1 | | TΩ | | Differential Input Capacitance | C <sub>IN</sub> | | | 1.2 | | pF | | Input Common Mode Range | V <sub>ICR</sub> | Inferred from CMRR | V <sub>SS</sub> | | V <sub>DD</sub> - 0.6 | V | | Common Mode Rejection Ratio | CMRR | V <sub>IN</sub> = 0 V to V <sub>DD</sub> – 0.6 V | 65 | 70 | | dB | | | | V <sub>IN</sub> = 0.2 V to V <sub>DD</sub> – 0.6 V | 63 | | | | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage High | V <sub>OH</sub> | $V_{ID} = +0.5 \text{ V}, R_L = 10 \text{ k}\Omega$ | 4.95 | 4.99 | | V | | | | | 4.95 | | | | | | | $V_{ID}$ = +0.5 V, $R_L$ = 2 k $\Omega$ | 4.9 | 4.97 | | | | | | | 4.9 | | | | | Output Voltage Low | V <sub>OL</sub> | $V_{ID}$ = -0.5 V, $R_L$ = 10 k $\Omega$ | | 8.0 | 50 | mV | | | | | | | 50 | | | | | $V_{ID} = -0.5 \text{ V}, R_L = 2 \text{ k}\Omega$ | | 24 | 100 | | | | | | | | 100 | | | Short Circuit Current | Circuit Current I <sub>SC</sub> V <sub>ID</sub> = | $V_{ID} = +0.5 \text{ V}, V_O = V_{SS}, \text{ Sourcing}$ | 40 | 76 | | mA | | | | $V_{ID} = -0.5 \text{ V}, V_O = V_{DD}, \text{ Sinking}$ | 50 | 96 | | | | NOISE PERFORMANCE | | | | | | | | Voltage Noise Density | e <sub>N</sub> | f = 1 kHz | | 25 | | nV/√Hz | | Current Noise Density | i <sub>N</sub> | f = 1 kHz | | 0.2 | | pA/√Hz | | DYNAMIC PERFORMANCE | | | | | | | | Open Loop Voltage Gain | A <sub>VOL</sub> | $R_L = 10 \text{ k}\Omega$ | 86 | 92 | | dB | | | | _ | 78 | | | | | | | $R_1 = 2 k\Omega$ | 83 | 92 | | dB | | | | _ | 78 | | | | | Gain Bandwidth Product | GBWP | | | 7.0 | | MHz | | Total Harmonic Distortion + | THD+N | $V_O = 4Vpp, R_L = 2 k\Omega, A_V = +1, 1 kHz$ | | 0.005 | | % | | Noise | | $V_0 = 4Vpp, R_L = 2 k\Omega, A_V = +1, 10 kHz$ | | 0.01 | | % | | Gain Margin | A <sub>M</sub> | $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ | | 9 | | dB | | Phase Margin | Ψм | $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ | | 64 | | · · | | Slew Rate | SR | Positive Slope, $R_L = 2 \text{ k, } A_V = +1$ | | 7 | | V/μs | | | | Negative Slope, $R_L = 2 \text{ k}$ , $A_V = +1$ | | 14 | | V/μs | | POWER SUPPLY | 1 | 2 | | 1 | 1 | - , , , , , | | Power Supply Rejection Ratio | PSRR | <u> </u> | 72 | 80 | | dB | | capp.,joolon natio | . 5 | | 65 | 35 | | 30 | | Quiescent Current | I <sub>CC</sub> | No Load | | 300 | 660 | μΑ | | | .00 | | | 1 | 1 | mA | #### **TYPICAL CHARACTERISTICS** Figure 1. Quiescent Supply Current vs. Supply Voltage Figure 2. Quiescent Supply Current vs. Temperature Figure 3. Input Offset Current vs. $V_{CM}$ Figure 4. Low Level Output Voltage vs. Output Current @ $V_S = 1.8 \text{ V}$ Figure 5. Low Level Output Voltage vs. Output Current @ $V_S = 5 V$ Figure 6. High Level Output Voltage vs. Output Current @ V<sub>S</sub> = 1.8 V #### **TYPICAL CHARACTERISTICS** Figure 7. High Level Output Voltage vs. Output Current @ $V_S = 5 \text{ V}$ Figure 8. PSRR vs. Frequency Figure 9. CMRR vs. Frequency Figure 10. Open Loop Gain and Phase vs. Frequency @ $V_S = 1.8 \text{ V}$ Figure 11. Open Loop Gain and Phase vs. Frequency @ $V_S = 5 \text{ V}$ Figure 12. Phase Margin vs. Capacitive Load #### **TYPICAL CHARACTERISTICS** Output $V_S = 1.8 V$ 120 $R_L = 2 k\Omega$ Input T<sub>A</sub> = 25°C 100 80 60 40 20 0 -20 -20 20 40 60 TIME (µs) Figure 13. Inverting Small Signal Transient Response Figure 14. Non-Inverting Small Signal Transient Response Figure 15. Inverting Large Signal Transient Response Figure 16. Non-Inverting Large Signal Transient Response Figure 17. Non-Inverting Large Signal Transient Response Figure 18. Output Overload Recovery # **TYPICAL CHARACTERISTICS** Figure 19. THD+N vs. Frequency Figure 20. Input Voltage Noise vs. Frequency Figure 21. Noise Density vs. Frequency #### **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |----------------|---------|-----------------------|-----------------------| | NCS2003SN2T1G | AN3 | SOT23-5<br>(Pb-Free) | 3000 / Tape and Reel | | NCS2003XV53T2G | А3 | SOT553-5<br>(Pb-Free) | 4000 / Tape and Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D #### **PACKAGE DIMENSIONS** #### TSOP-5 CASE 483-02 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS. SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. 5. OPTIONAL CONSTRUCTION: AN ADDITIONAL - OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN MAX | | | | | | Α | 3.00 | BSC | | | | | В | 1.50 | BSC | | | | | С | 0.90 | 1.10 | | | | | D | 0.25 | 0.50 | | | | | G | 0.95 | BSC | | | | | Н | 0.01 | 0.10 | | | | | J | 0.10 | 0.26 | | | | | K | 0.20 | 0.60 | | | | | M | 0 ° | 10° | | | | | S | 2.50 3.00 | | | | | ### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### SOT-553, 5 LEAD CASE 463B ISSUE C #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETERS MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | | М | MILLIMETERS INCHES | | | | | |-----|------|--------------------|------|-----------|-------|-------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 0.50 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | С | 0.08 | 0.13 | 0.18 | 0.003 | 0.005 | 0.007 | | D | 1.55 | 1.60 | 1.65 | 0.061 | 0.063 | 0.065 | | E | 1.15 | 1.20 | 1.25 | 0.045 | 0.047 | 0.049 | | е | | 0.50 BSC | | 0.020 BSC | | | | L | 0.10 | 0.20 | 0.30 | 0.004 | 0.008 | 0.012 | | HE | 1.55 | 1.60 | 1.65 | 0.061 | 0.063 | 0.065 | #### RECOMMENDED SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative