

#### **GaAs DISTRIBUTED AMPLIFIER**

Die: 2.40 mm x 1.21 mm x 0.102 mm





### **Product Description**

RFMD's SDA-7000 is a directly coupled (DC) GaAs microwave monolithic integrated circuit (MMIC) distributed driver amplifier die designed to support a wide array of high frequency commercial, military, and space applications. They are ideal for wideband amplifier gain blocks, modulators, clock drivers, broadband automated test equipment (ATE), military, and aerospace applications.

### Optimum Technology Matching® Applied GaAs HBT GaAs MESFET InGaP HBT SiGe BiCMOS Si BiCMOS SiGe HBT GaAs pHEMT Si CMOS Si BJT **GaN HEMT** InP HBT **RF MEMS LDMOS**



#### **Features**

- DC to 40GHz Operation
- Gain=11dB Typical
- Noise Figure = 5 dB Typical
- 200 mA Total Current

### **Applications**

- Drive for Single-Ended (SE) MZM
- NRZ, DPSK, ODB, RZ
- Clock Driver for RZ and CS Pulse Carver
- Broadband ATE
- Instrumentation
- Military
- Aerospace

| Parameter                 | Specification |      |           | Unit             | Condition                                                                                                |
|---------------------------|---------------|------|-----------|------------------|----------------------------------------------------------------------------------------------------------|
| Farameter                 | Min.          | Тур. | Typ. Max. |                  | Condition                                                                                                |
| Electrical Specifications |               |      |           |                  | $T_A = +25 \text{ °C}, V_{DD} = +7 \text{ V}, V_{G2} = +3.2 \text{ V}_{DC}, \\ I_{DD} = 200 \text{ mA*}$ |
| Operating Frequency       | DC            |      | 40        | GHz              | 3dB BW                                                                                                   |
| Gain                      |               | 11   |           | dB               |                                                                                                          |
| Output Voltage            |               | 8    |           | V <sub>P-P</sub> |                                                                                                          |
| OIP3 at Mid-Band          |               | 32   |           | dBm              |                                                                                                          |
| P1dB at Mid- Band         |               | 21   |           | dBm              | 20GHz                                                                                                    |
| P3dB at Mid-Band          |               | 23   |           | dBm              | 20GHz                                                                                                    |
| Noise Figure at Mid-Band  |               | 5.0  |           | dB               | 20GHz                                                                                                    |
| Input Return Loss         |               | 12   |           | dB               | DC to 40GHz                                                                                              |
| Output Return Loss        |               | 12   |           |                  | DC to 40GHz                                                                                              |
| Supply Current            |               | 200  |           | mA               |                                                                                                          |
| Supply Voltage            |               | 5, 7 |           | V <sub>DC</sub>  |                                                                                                          |

\*Adjust VTI between -2.0 $V_{DC}$  to +1.0 $V_{DC}$  to achieve  $I_{DD}$ =200 mA typical. Note: The SDA-7000 can also be operated t  $V_{DD} = 5 V_{DC}$ ,  $V_{G2} = 2.2 V_{DC}$ 



#### **Absolute Maximum Ratings**

| Parameter                                              | Rating                      | Unit            |
|--------------------------------------------------------|-----------------------------|-----------------|
| Drain Bias Voltage (V <sub>DD</sub> )                  | +9.0                        | V <sub>DC</sub> |
| Gate Bias Voltage (VTI)                                | -2 to +1                    | V <sub>DC</sub> |
| Gate Bias Voltage (V <sub>G2</sub> )                   | $(V_{DD}$ -5.0) to $V_{DD}$ | V <sub>DC</sub> |
| RF Input Power (V <sub>DD</sub> =+7.0V <sub>DC</sub> ) | +15                         | dBm             |
| Operating Junction Temperature (T <sub>J</sub> )       | +175                        | °C              |
| Continuous Power Dissipation (T=+85°C)                 | 1400                        | mW              |
| Thermal Resistance (Pad to Die Bottom)                 | 63                          | °C/W            |
| Storage Temperature                                    | -40 to +150                 | °C              |
| Operating Temperature                                  | -40 to +85                  | °C              |
| ESD JESD22-A114 Human Body<br>Model (HBM)              | Class 0 (All Pads)          |                 |



Caution! ESD sensitive device.

Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied.

RoHS status based on EUDirective 2002/95/EC (at time of this document revision).

The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice.

### **Typical Electrical Performance**

(See section at the end of the data sheet for measurement comments) Data Set for  $V_{DD}$ =5.0V,  $V_{G2}$ =2.2V













rfmd.com











## Data Set for $V_{DD}$ =7.0V, $V_{G2}$ =3.2V















0

10

OIP3 versus Frequency
@ Po=-5 dBm/tone (1.3 MHz tone spacing)

40
35
30
25
20
0 15
10
5

20

Frequency (GHz)

25

35



# **Die Drawing**



- 1. All dimensions in microns
- 2. No connection required for unlabeled bond pads
- 3. Die thickness is 0.102mm (4 MIL)
- 4. Typical bond pad is 0.100 mm square
- 5. Backside metallization: gold
- 6. Backside metal is ground
- 7. Bond pad metallization: gold



| _   |   |   |   |
|-----|---|---|---|
| rfm | ы | ~ | m |

| Pin | Function         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interface Schematic                                                                          |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 1   | RFIN             | RF Input. This pad is DC coupled and matched to $50\Omega$ from DC to $40$ GHz. $50\Omega$ microstrip transmission line on $0.127$ mm (5 mil) thick alumina thin film substrate is recommended for RF input and output. A DC blocking capacitor is required for this connection. The calue of this capacitor will be based on the desired frequency range of application.                                                                                                                                                                            | RFIN O                                                                                       |
| 2   | VG2              | Each amplifier stage in the SDA-7000 is a cascade configuration. The gate of each upper FET in the cascade amplifiers is biased with the $2.2 V_{DC}$ (for $V_{DD}\!=\!5V)$ or $3.2 V_{DC}$ (for $V_{DD}\!=\!7V)$ supply mentioned in this data sheet. The DC connection for the upper device gates runs across the length of the die. Pads 2 and 5 are both on this DC connection but are on opposite ends of the die. The $V_{G2}$ connection can therefore be placed on either pad. A bypass capacitor is recommended on both ends, pads 2 and 5. | 1000 pF                                                                                      |
| 3   | VTO              | The output drain termination pad. This pad requires a 1000 pF bypass capacitor with the shortest wirebond length to prevent low frequency gain ripple.                                                                                                                                                                                                                                                                                                                                                                                               | 1000 pF                                                                                      |
| 4   | RFOUT and<br>VDD | RF Output. $50\Omega$ microstrip transmission line on $0.127\text{mm}$ (5 mil) thick alumina thin film substrate is recommended for RF input and output. Connect the DC bias ( $V_{DD}$ ) network to provide drain current ( $I_{DD}$ ). Note: Drain Bias ( $V_{DD}$ ) must be applied through a broadband bias tee or external bias network.                                                                                                                                                                                                        | Note: Drain Bias (VDD) must be applied through a broadband bias tee or external bias network |
| 5   | VCAS             | Each amplifier stage in the SDA-7000 is a cascade configuration. The gate of each upper FET in the cascade amplifiers is biased with the $2.2V_{DC}$ (for $V_{DD}\!=\!5V)$ or $3.2V_{DC}$ (for $V_{DD}\!=\!7V)$ supply mentioned in this data sheet. The DC connection for the upper device gates runs across the length of the die. Pads 2 and 5 are both on this DC connection but are on opposite ends of the die. The $V_{G2}$ connection can therefore be placed on either pad. A bypass capacitor is recommended on both ends, pads 2 and 5.   | 1000 pF                                                                                      |
| 6   | VG21             | Not connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                              |
| 7   | VTI              | Input gate voltage for the lower devices in the cascade amplifier. This pad also serves as the RF ground for the input termination resistor. The DC voltage applied to this pad will be between -2.0V $_{\rm DC}$ (device is pinched OFF) to +1.0V $_{\rm DC}$ (fully ON). The value of this capacitor will effect the low frequency response of the amplifier.                                                                                                                                                                                      | 1000 pF                                                                                      |
| Die | GND              | Ground connection. Connect die bottom directly to ground plane for best performance. NOTE: The die should be connected directly to the ground plane with conductive epoxy.                                                                                                                                                                                                                                                                                                                                                                           |                                                                                              |

#### Bias Sequence (turn device on):

- VTI Apply negative -2.0 volts. (This shuts the device off.)
- VG2 Apply positive 2.2 volts.
- VDD Apply positive 7.0 volts to the RF output bias tee.
- Important Adjust VTI between -2 to +1.0 volts to achieve IDD=200mA nominal.

### Bias Sequence (turn device off):

- VTI Return to negative -2.0 volts.
- VDD Remove positive 7.0 volts to the RF output bias tee.
- VG2 Remove positive 2.2 volts.



# **Assembly Diagram**



# **Application Circuit Schematic**



NOTE: Drain Bias (Vdd) must be applied through a broadband bias tee or external bias network.

# **SDA-7000**



### **Measurement Technique**

All data presented in this document represents the integrated circuit and accompanying bond wires.

All performance data reported in this document were measured in the following manner. Data was taken using a temperature controlled probe station utilizing  $150\mu m$  pitch GSG probes. The interface between the probes and integrated circuit was made with a coplanar to microstrip ceramic test interface. The test interface was wire bonded to the die using 1mil diameter bondwires. The spacing between the test interface and the die was  $200\mu m$ , and the bond wire loop height was  $100\mu m$ . The calibration of the test fixture included the probes and test interfaces, so that the measurement reference plane was at the point of bond wire attachment to the ceramic interface.

### **Ordering Information**

|             |                                                                   | 0               |            |
|-------------|-------------------------------------------------------------------|-----------------|------------|
| Part Number | Description                                                       | Delivery Method | Die/GelPak |
| SDA-7000    | GaAs Distributed Amplifier, 40GHz, 2.4 mmx1.20 mm Die             | GelPak          | 10 or more |
| SDA-7000SB  | Sample Bag, GaAs Distributed Amplifier,<br>40GHz, 2.4mmx1.2mm Die | GelPak          | 2          |