



## VERY LOW POWER, NEGATIVE RAIL INPUT, RAIL-TO-RAIL OUTPUT, FULLY DIFFERENTIAL AMPLIFIER

Check for Samples: THS4521, THS4522, THS4524

#### **FEATURES**

- Fully Differential Architecture
- Bandwidth: 145 MHz
  Slew Rate: 490 V/μs
- $HD_2$ : -133 dBc at 10 kHz (1  $V_{RMS}$ ,  $R_L = 1 k\Omega$ )
- HD<sub>3</sub>: -140 dBc at 10 kHz (1  $V_{RMS}$ ,  $R_L = 1 k\Omega$ )
- Input Voltage Noise: 4.6 nV/√Hz (f = 100 kHz)
- THD+N: -112dBc (0.00025%) at 1 kHz (22-kHz BW, G = 1, 5 V<sub>PP</sub>)
- · Open-Loop Gain: 119 dB
- NRI—Negative Rail Input
- RRO—Rail-to-Rail Output
- Output Common-Mode Control (with Low Offset and Drift)
- Power Supply:
  - Voltage: +2.5 V (±1.25 V) to +5.5 V (±2.75 V)
  - Current: 1.14 mA/ch
- Power-Down Capability: 20 μA (typ)

THS4521 and ADS1278 Combined Performance



#### **APPLICATIONS**

- Low-Power SAR and ΔΣ ADC Drivers
- Low-Power Differential Driver
- Low-Power Differential Signal Conditioning
- Low-Power, High-Performance Differential Audio Amplifier

#### DESCRIPTION

The THS4521, THS4522, and THS4524 family of devices are very low-power, fully differential op amps with rail-to-rail output and an input common-mode range that includes the negative rail. These amplifiers are designed for low-power data acquisition systems and high-density applications where power dissipation is a critical parameter, and provide exceptional performance in audio applications.

The family includes single (THS4521), dual (THS4522), and quad (THS4524) versions.

These fully differential op amps feature accurate output common-mode control that allows for dc-coupling when driving analog-to-digital converters (ADCs). This control, coupled with an input common-mode range below the negative rail as well as rail-to-rail output, allows for easy interfacing between single-ended, ground-referenced signal sources. Additionally, these devices are ideally suited for driving both successive-approximation register (SAR) and delta-sigma ( $\Delta\Sigma$ ) ADCs using only a single +2.5V to +5V and ground power supply.

The THS4521, THS4522, and THS4524 family of fully differential op amps is characterized for operation over the full industrial temperature range from -40°C to +85°C.

## RELATED PRODUCTS

| DEVICE  | BW<br>(MHz) | I <sub>Q</sub> (mA) | THD<br>(dBc)<br>at 100<br>kHz | V <u>N</u><br>(nV/√Hz) | RAIL-<br>TO-RAIL |  |  |  |
|---------|-------------|---------------------|-------------------------------|------------------------|------------------|--|--|--|
| THS4520 | 570         | 15.3                | -114                          | 2                      | Out              |  |  |  |
| THS4121 | 100         | 16                  | -79                           | 5.4                    | In/Out           |  |  |  |
| THS4130 | 150         | 16                  | -107                          | 1.3                    | No               |  |  |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>S is a trademark of NXP Semiconductor.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |  |      |              |                     |
|----------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|--|------|--------------|---------------------|
|          | 2010 0           | 6                     |                                   | THATOA             | THS4521ID          | Rails, 75                    |  |      |              |                     |
| TUCAFOA  | SOIC-8           | D                     | -40°C to +85°C                    | TH4521             | THS4521IDR         | Tape and reel, 2500          |  |      |              |                     |
| THS4521  | MCODA            | DGK                   | -40 C to +65 C                    | 4521               | THS4521IDGKT       | Tape and reel, 250           |  |      |              |                     |
|          | MSOP-8           | MSOP-8                | M30P-8                            | WISOF-6            | DGK                |                              |  | 4021 | THS4521IDGKR | Tape and reel, 2500 |
| TUC 4500 | TSSOP-16         | PW                    | 4000 to 10500                     | TUC 4500           | THS4522IPW         | Rails, 90                    |  |      |              |                     |
| THS4522  | 1550P-16         | PVV                   | –40°C to +85°C                    | THS4522            | THS4522IPWR        | Tape and reel, 2000          |  |      |              |                     |
| TUCAFOA  | TCCOD 20         | DDT                   | 40°C to 105°C                     | TUCAFOA            | THS4524IDBT        | Rails, 50                    |  |      |              |                     |
| THS4524  | TSSOP-38         | DBT                   | –40°C to +85°C                    | THS4524            | THS4524IDBTR       | Tape and reel, 2000          |  |      |              |                     |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the relevant product folders at <a href="https://www.ti.com">www.ti.com</a>.

#### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range (unless otherwise noted).

|                                                                                            | PARAMETER                                                                                  | THS4521, THS4522. THS4524                 | UNIT |
|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------|------|
| Supply Voltage, V <sub>S</sub> - to V <sub>S+</sub>                                        |                                                                                            | 5.5                                       | V    |
| Input/Out                                                                                  | put Voltage, V <sub>I</sub> (V <sub>IN±</sub> , V <sub>OUT±</sub> , V <sub>OCM</sub> pins) | $(V_{S-}) - 0.7$ to $(V_{S+}) + 0.7V$     | V    |
| Differentia                                                                                | al Input Voltage, V <sub>ID</sub>                                                          | 1                                         | V    |
| Output Cu                                                                                  | urrent, I <sub>O</sub>                                                                     | 100                                       | mA   |
| Input Cur                                                                                  | rent, I <sub>I</sub> (V <sub>IN±</sub> , V <sub>OCM</sub> pins)                            | 10 mA                                     |      |
| Continuo                                                                                   | us Power Dissipation                                                                       | See Thermal Characteristic Specifications |      |
| Maximum                                                                                    | Junction Temperature, T <sub>J</sub>                                                       | +150                                      | °C   |
| Maximum Junction Temperature, T <sub>J</sub> (continuous operation, long-term reliability) |                                                                                            | +125                                      | °C   |
| Operating                                                                                  | Free-air Temperature Range, T <sub>A</sub>                                                 | -40 to +85                                | °C   |
| Storage T                                                                                  | emperature Range, T <sub>STG</sub>                                                         | -65 to +150                               | °C   |
|                                                                                            | Human Body Model (HBM)                                                                     | 1300                                      | V    |
| ESD<br>Rating:                                                                             | Charge Device Model (CDM)                                                                  | 1000                                      | V    |
| ramy.                                                                                      | Machine Model (MM)                                                                         | 50                                        | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### ELECTRICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V}$

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, input and output referenced to midsupply, unless otherwise noted.

| ·                                                  |                                                                                                 | THS452 | 1, THS4522, | THS4524 |                    | TEST                 |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|-------------|---------|--------------------|----------------------|
| PARAMETER                                          | CONDITIONS                                                                                      | MIN    | TYP         | MAX     | UNIT               | LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                                     |                                                                                                 |        |             |         |                    |                      |
| Small-Signal Bandwidth                             | $V_{OUT} = 100 \text{ mV}_{PP}, G = 1$                                                          |        | 135         |         | MHz                | С                    |
|                                                    | $V_{OUT} = 100 \text{ mV}_{PP}, G = 2$                                                          |        | 49          |         | MHz                | С                    |
|                                                    | $V_{OUT} = 100 \text{ mV}_{PP}, G = 5$                                                          |        | 18.6        |         | MHz                | С                    |
|                                                    | $V_{OUT} = 100 \text{ mV}_{PP}, G = 10$                                                         |        | 9.3         |         | MHz                | С                    |
| Gain Bandwidth Product                             | $V_{OUT} = 100 \text{ mV}_{PP}, G = 10$                                                         |        | 93          |         | MHz                | С                    |
| Large-Signal Bandwidth                             | $V_{OUT} = 2 V_{PP}, G = 1$                                                                     |        | 95          |         | MHz                | С                    |
| Bandwidth for 0.1-dB Flatness                      | $V_{OUT} = 2 V_{PP}, G = 1$                                                                     |        | 20          |         | MHz                | С                    |
| Rising Slew Rate (Differential)                    | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 420         |         | V/μs               | С                    |
| Falling Slew Rate (Differential)                   | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 460         |         | V/μs               | С                    |
| Overshoot                                          | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 1.2         |         | %                  | С                    |
| Undershoot                                         | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 2.1         |         | %                  | С                    |
| Rise Time                                          | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 4           |         | ns                 | С                    |
| Fall Time                                          | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 3.5         |         | ns                 | С                    |
| Settling Time to 1%                                | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                               |        | 13          |         | ns                 | С                    |
| Harmonic Distortion                                |                                                                                                 |        |             |         |                    |                      |
| 2nd harmonic                                       | $f = 1 \text{ kHz}, V_{OUT} = 1 V_{RMS}, G = 1^{(2)},$<br>differential input                    |        | -122        |         | dBc                | С                    |
|                                                    | $f = 1 MHz$ , $V_{OUT} = 2 V_{PP}$ , $G = 1$                                                    |        | -85         |         | dBc                | С                    |
| 3rd harmonic                                       | $f = 1 \text{ kHz}, V_{OUT} = 1 V_{RMS}, G = 1^{(2)},$ differential input                       |        | -141        |         | dBc                | С                    |
|                                                    | $f = 1 MHz$ , $V_{OUT} = 2 V_{PP}$ , $G = 1$                                                    |        | -90         |         | dBc                | С                    |
| Second-Order Intermodulation Distortion            | Two-tone, $f_1 = 2 \text{ MHz}$ , $f_2 = 2.2 \text{ MHz}$ , $V_{OUT} = 2 \cdot V_{PP}$ envelope |        | -83         |         | dBc                | С                    |
| Third-Order Intermodulation Distortion             | Two-tone, $f_1 = 2 \text{ MHz}$ , $f_2 = 2.2 \text{ MHz}$ , $V_{OUT} = 2 \cdot V_{PP}$ envelope |        | -90         |         | dBc                | С                    |
| Input Voltage Noise                                | f > 10 kHz                                                                                      |        | 4.6         |         | nV/√ <del>Hz</del> | С                    |
| Input Current Noise                                | f > 100 kHz                                                                                     |        | 0.6         |         | pA/√ <del>Hz</del> | С                    |
| Overdrive Recovery Time                            | Overdrive = $\pm 0.5 \text{ V}$                                                                 |        | 80          |         | ns                 | С                    |
| Output Balance Error                               | V <sub>OUT</sub> = 100 mV, f ≤ 2 MHz (differential input)                                       |        | <b>–</b> 57 |         | dB                 | С                    |
| Closed-Loop Output Impedance                       | f = 1 MHz (differential)                                                                        |        | 0.3         |         | Ω                  | С                    |
| Channel-to-Channel Crosstalk (THS4522,<br>THS4524) | f = 10 kHz, measured differentially                                                             |        | -125        |         | dB                 | С                    |
| DC PERFORMANCE                                     |                                                                                                 |        |             |         |                    |                      |
| Open-Loop Voltage Gain (A <sub>OL</sub> )          |                                                                                                 | 100    | 116         |         | dB                 | Α                    |
| Input-Referred Offset Voltage                      | $T_A = +25^{\circ}C$                                                                            |        | ±0.2        | ±2      | mV                 | Α                    |
|                                                    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                   |        | ±0.5        | ±3.5    | mV                 | В                    |
| Input offset voltage drift <sup>(3)</sup>          | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                   |        | ±2          |         | μV/°C              | С                    |
| Input Bias Current                                 | $T_A = +25^{\circ}C$                                                                            |        | 0.65        | 0.85    | μΑ                 | В                    |
|                                                    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                   |        | 0.75        | 0.95    | μΑ                 | В                    |
| Input bias current drift <sup>(3)</sup>            | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                   |        | ±1.75       | ±2      | nA/°C              | В                    |
| Input Offset Current                               | T <sub>A</sub> = +25°C                                                                          |        | ±50         | ±60     | pA                 | В                    |
|                                                    | $T_A = -40$ °C to +85°C                                                                         |        | ±60         | ±70     | pA                 | В                    |
| Input offset current drift(3)                      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                             |        | ±0.16       | ±0.25   | pA/°C              | В                    |

<sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. **(C)** Typical value only for information.

Not directly measureable; calculated using noise gain of 101 as described in the Applications section, Audio Performance.

Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at -40°C and +85°C, computing the difference, and dividing by 125.



#### ELECTRICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V}$ (continued)

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, input and output referenced to midsupply, unless otherwise noted.

| , ,                                                           | eferenced to midsupply, unless otherwise                                                            |      | 1, THS4522, | THS4524 |       | TEST                 |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-------------|---------|-------|----------------------|
| PARAMETER                                                     | CONDITIONS                                                                                          | MIN  | TYP         | MAX     | UNIT  | LEVEL <sup>(1)</sup> |
| INPUT                                                         |                                                                                                     |      |             |         |       |                      |
| Common-Mode Input Voltage Low                                 | T <sub>A</sub> = +25°C                                                                              |      | -0.2        | -0.1    | V     | Α                    |
|                                                               | $T_A = -40$ °C to +85°C                                                                             |      | -0.1        | 0       | V     | В                    |
| Common-Mode Input Voltage High                                | T <sub>A</sub> = +25°C                                                                              | 1.9  | 2           |         | V     | Α                    |
|                                                               | $T_A = -40$ °C to +85°C                                                                             | 1.8  | 1.9         |         | V     | В                    |
| Common-Mode Rejection Ratio (CMRR)                            |                                                                                                     | 80   | 100         |         | dB    | Α                    |
| Input Resistance                                              |                                                                                                     |      | 110  1.5    |         | kΩ∥pF | С                    |
| ОИТРИТ                                                        |                                                                                                     |      |             |         |       |                      |
| Output Voltage Low                                            | $T_A = +25^{\circ}C$                                                                                |      | 0.08        | 0.15    | V     | Α                    |
|                                                               | $T_A = -40$ °C to $+85$ °C                                                                          |      | 0.09        | 0.2     | V     | В                    |
| Output Voltage High                                           | T <sub>A</sub> = +25°C                                                                              | 3.0  | 3.1         |         | V     | Α                    |
|                                                               | $T_A = -40$ °C to $+85$ °C                                                                          | 2.95 | 3.05        |         | V     | В                    |
| Output Current Drive (for linear operation)                   | $R_L = 50 \Omega$                                                                                   |      | ±35         |         | mA    | С                    |
| POWER SUPPLY                                                  |                                                                                                     |      |             |         |       |                      |
| Specified Operating Voltage                                   |                                                                                                     | 2.5  |             | 5.5     | V     | В                    |
| Quiescent Operating Current, per channel                      | $T_A = +25^{\circ}C$                                                                                | 0.9  | 1.0         | 1.2     | mA    | Α                    |
|                                                               | $T_A = -40$ °C to +85°C                                                                             | 0.85 | 1.0         | 1.25    | mA    | В                    |
| Power-Supply Rejection Ratio (±PSRR)                          |                                                                                                     | 80   | 100         |         | dB    | Α                    |
| POWER DOWN                                                    |                                                                                                     |      |             |         |       |                      |
| Enable Voltage Threshold                                      | Assured on above 2.1 V                                                                              |      | 1.6         | 2.1     | V     | Α                    |
| Disable Voltage Threshold                                     | Assured off below 0.7 V                                                                             | 0.7  | 1.6         |         | V     | Α                    |
| Disable Pin Bias Current                                      |                                                                                                     |      | 1           |         | μА    | С                    |
| Power Down Quiescent Current                                  |                                                                                                     |      | 10          |         | μΑ    | С                    |
| Turn-On Time Delay                                            | Time to $V_{OUT}$ = 90% of final value, $V_{IN}$ = 2 V, $R_{L}$ = 200 $\Omega$                      |      | 108         |         | ns    | В                    |
| Turn-Off Time Delay                                           | Time to $V_{OUT}$ = 10% of original value, $V_{IN}$ = 2 $V, R_L$ = 200 $\Omega$                     |      | 88          |         | ns    | В                    |
| V <sub>OCM</sub> VOLTAGE CONTROL                              |                                                                                                     |      |             |         |       |                      |
| Small-Signal Bandwidth                                        |                                                                                                     |      | 23          |         | MHz   | С                    |
| Slew Rate                                                     |                                                                                                     |      | 55          |         | V/μs  | С                    |
| Gain                                                          |                                                                                                     | 0.98 | 0.99        | 1.02    | V/V   | Α                    |
| Common-Mode Offset Voltage from V <sub>OCM</sub> Inpu         | Measured at $V_{OUT}$ with $V_{OCM}$ input driven,<br>$V_{OCM} = 1.65 \text{ V } \pm 0.5 \text{ V}$ |      | ±2.5        | ±4      | mV    | В                    |
| Input Bias Current                                            | $V_{OCM} = 1.65 \text{ V} \pm 0.5 \text{ V}$                                                        |      | ±5          | ±8      | μΑ    | В                    |
| V <sub>OCM</sub> Voltage Range                                |                                                                                                     | 1    | 0.8 to 2.5  | 2.3     | V     | Α                    |
| Input Impedance                                               |                                                                                                     |      | 72  1.5     |         | kΩ∥pF | С                    |
| Default Output Common-Mode Voltage Offset $(V_{S+}-V_{S-})/2$ | from Measured at V <sub>OUT</sub> with V <sub>OCM</sub> input open                                  |      | ±1.5        | ±5      | mV    | Α                    |
| THERMAL CHARACTERISTICS                                       |                                                                                                     |      |             |         |       |                      |
| Specified Operating Range<br>All Packages                     |                                                                                                     |      | -40 to +85  |         | °C    | С                    |
| Thermal Resistance, $\theta$ $_{\text{JA}}$                   | Junction-to-ambient                                                                                 |      |             |         |       |                      |
| THS4521 D SO-8                                                |                                                                                                     |      | 194         |         | °C/W  | С                    |
| DGK MSOP-8                                                    |                                                                                                     |      | 269         |         | °C/W  | С                    |
| THS4522 PW TSSOP-16                                           |                                                                                                     |      | 116         |         | °C/W  | С                    |
| THS4524 DBT TSSOP-38                                          |                                                                                                     |      | 81          |         | °C/W  | С                    |



#### ELECTRICAL CHARACTERISTICS: V<sub>S+</sub> - V<sub>S-</sub> = 5 V

At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, input and output referenced to midsupply, unless otherwise noted.

|                                                 |                                                                                     | THS452 | I, THS4522, | THS4524 |                    | TEST                 |
|-------------------------------------------------|-------------------------------------------------------------------------------------|--------|-------------|---------|--------------------|----------------------|
| PARAMETER                                       | CONDITIONS                                                                          | MIN    | TYP         | MAX     | UNIT               | LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                                  |                                                                                     |        |             |         |                    |                      |
| Small-Signal Bandwidth                          | $V_{OUT} = 100 \text{ mV}_{PP}, G = 1$                                              |        | 145         |         | MHz                | С                    |
|                                                 | $V_{OUT} = 100 \text{ mV}_{PP}, G = 2$                                              |        | 50          |         | MHz                | С                    |
|                                                 | V <sub>OUT</sub> = 100 mV <sub>PP</sub> , G = 5                                     |        | 20          |         | MHz                | С                    |
|                                                 | $V_{OUT} = 100 \text{ mV}_{PP}, G = 10$                                             |        | 9.5         |         | MHz                | С                    |
| Gain Bandwidth Product                          | $V_{OUT} = 100 \text{ mV}_{PP}, G = 10$                                             |        | 95          |         | MHz                | С                    |
| Large-Signal Bandwidth                          | $V_{OUT} = 2 V_{PP}, G = 1$                                                         |        | 145         |         | MHz                | С                    |
| Bandwidth for 0.1-dB Flatness                   | $V_{OUT} = 2 V_{PP}, G = 1$                                                         |        | 30          |         | MHz                | С                    |
| Rising Slew Rate (Differential)                 | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 490         |         | V/μs               | С                    |
| Falling Slew Rate (Differential)                | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 600         |         | V/μs               | С                    |
| Overshoot                                       | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 1           |         | %                  | С                    |
| Undershoot                                      | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 2.6         |         | %                  | С                    |
| Rise Time                                       | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 3.4         |         | ns                 | С                    |
| Fall Time                                       | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 3           |         | ns                 | С                    |
| Settling Time to 1%                             | $V_{OUT}$ = 2-V Step, G = 1, $R_L$ = 200 $\Omega$                                   |        | 10          |         | ns                 | С                    |
| Harmonic Distortion                             |                                                                                     |        |             |         |                    |                      |
| 2nd harmonic                                    | $f = 1 \text{ kHz}, V_{OUT} = 1 V_{RMS}, G = 1^{(2)},$ differential input           |        | -122        |         | dBc                | С                    |
|                                                 | $f = 1 MHz$ , $V_{OUT} = 2 V_{PP}$ , $G = 1$                                        |        | -85         |         | dBc                | С                    |
| 3rd harmonic                                    | $f = 1 \text{ kHz}, V_{OUT} = 1 V_{RMS}, G = 1^{(2)},$ differential input           |        | -141        |         | dBc                | С                    |
|                                                 | $f = 1 \text{ MHz}, V_{OUT} = 2 V_{PP}, G = 1$                                      |        | -91         |         | dBc                | С                    |
| Second-Order Intermodulation Distortion         | Two-tone, $f_1 = 2$ MHz, $f_2 = 2.2$ MHz, $V_{OUT} = 2 \cdot V_{PP}$ envelope       |        | -86         |         | dBc                | С                    |
| Third-Order Intermodulation Distortion          | Two-tone, $f_1 = 2$ MHz, $f_2 = 2.2$ MHz,<br>$V_{OUT} = 2 \cdot V_{PP}$ envelope    |        | -93         |         | dBc                | С                    |
| Input Voltage Noise                             | f > 10 kHz                                                                          |        | 4.6         |         | nV/√ <del>Hz</del> | С                    |
| Input Current Noise                             | f > 100 kHz                                                                         |        | 0.6         |         | pA/√ <del>Hz</del> | С                    |
| SNR                                             | V <sub>OUT</sub> = 5 V <sub>PP</sub> , 20 Hz to 22 kHz BW,<br>differential input    |        | 114         |         | dBc                | С                    |
| THD+N                                           | $f = 1 \text{ kHz}$ , $V_{OUT} = 5 V_{PP}$ , 20 Hz to 22 kHz BW, differential input |        | 112         |         | dBc                | С                    |
| Overdrive Recovery Time                         | Overdrive = ±0.5 V                                                                  |        | 75          |         | ns                 | С                    |
| Output Balance Error                            | V <sub>OUT</sub> = 100 mV, f < 2 MHz, V <sub>IN</sub> differential                  |        | -57         |         | dB                 | С                    |
| Closed-Loop Output Impedance                    | f = 1 MHz (differential)                                                            |        | 0.3         |         | Ω                  | С                    |
| Channel-to-Channel Crosstalk (THS4522. THS4524) | f = 10 kHz, measured differentially                                                 |        | -125        |         | dB                 | С                    |
| DC PERFORMANCE                                  |                                                                                     |        |             |         |                    |                      |
| Open-Loop Voltage Gain (A <sub>OL</sub> )       |                                                                                     | 100    | 119         |         | dB                 | Α                    |
| Input-Referred Offset Voltage                   | T <sub>A</sub> = +25°C                                                              |        | ±0.24       | ±2      | mV                 | Α                    |
|                                                 | $T_A = -40$ °C to +85°C                                                             |        | ±0.5        | ±3.5    | mV                 | В                    |
| Input offset voltage drift <sup>(3)</sup>       | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                 |        | ±2          |         | μV/°C              | С                    |
| Input Bias Current                              | T <sub>A</sub> = +25°C                                                              |        | 0.7         | 0.9     | μА                 | В                    |
|                                                 | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                 |        | 0.9         | 1.1     | μА                 | В                    |
| Input bias current drift <sup>(3)</sup>         | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                 |        | ±1.8        | ±2.2    | nA/°C              | В                    |
| Input Offset Current                            | $T_A = +25^{\circ}C$                                                                |        | ±50         | ±60     | pА                 | В                    |

<sup>(1)</sup> Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value only for information.

(2) Not directly measureable; calculated using noise gain of 101 as described in the Applications section, Audio Performance.

<sup>(3)</sup> Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at -40°C and +85°C, computing the difference, and dividing by 125.



#### ELECTRICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 5 \text{ V (continued)}$

At  $V_{S+} = +5 \text{ V}$ ,  $V_{S-} = 0 \text{ V}$ ,  $V_{OCM} = \text{open}$ ,  $V_{OUT} = 2 \text{ V}_{PP}$  (differential),  $R_F = 1 \text{ k}\Omega$ ,  $R_L = 1 \text{ k}\Omega$  differential,  $R_L = 1 \text{ k}\Omega$  differential,

|                                                                    |                                               |                                                                                    | THS4521, THS4522, THS4524 |            | THS4524 |       | TEST                |
|--------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------|---------------------------|------------|---------|-------|---------------------|
|                                                                    | PARAMETER                                     | CONDITIONS                                                                         | MIN                       | TYP        | MAX     | UNIT  | LEVEL <sup>(1</sup> |
| Input Offset                                                       | Current, continued                            | $T_A = -40$ °C to +85°C                                                            |                           | ±60        | ±75     | pA    | В                   |
|                                                                    | Input offset current drift (4)                | $T_A = -40$ °C to +85°C                                                            |                           | ±0.16      | ±0.25   | pA/°C | В                   |
| INPUT                                                              |                                               |                                                                                    |                           |            |         |       |                     |
| Common-Mo                                                          | de Input Voltage Low                          | T <sub>A</sub> = +25°C                                                             |                           | -0.2       | -0.1    | V     | Α                   |
|                                                                    |                                               | $T_A = -40$ °C to +85°C                                                            |                           | -0.1       | 0       | V     | В                   |
| Common-Mo                                                          | de Input Voltage High                         | T <sub>A</sub> = +25°C                                                             | 3.6                       | 3.7        |         | V     | Α                   |
|                                                                    |                                               | $T_A = -40$ °C to +85°C                                                            | 3.5                       | 3.6        |         | V     | В                   |
| Common-Mo                                                          | de Rejection Ratio (CMRR)                     |                                                                                    | 80                        | 102        |         | dB    | Α                   |
| Input Impeda                                                       | ince                                          |                                                                                    |                           | 100  0.7   |         | kΩ∥pF | С                   |
| OUTPUT                                                             |                                               |                                                                                    |                           |            |         |       |                     |
| Output Volta                                                       | ge Low                                        | T <sub>A</sub> = +25°C                                                             |                           | 0.10       | 0.15    | V     | Α                   |
|                                                                    |                                               | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                |                           | 0.115      | 0.2     | V     | В                   |
| Output Volta                                                       | ge High                                       | T <sub>A</sub> = +25°C                                                             | 4.7                       | 4.75       |         | V     | Α                   |
|                                                                    |                                               | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                | 4.65                      | 4.7        |         | V     | В                   |
| Output Curre                                                       | ent Drive (for linear operation)              | $R_L = 50 \Omega$                                                                  |                           | ±55        |         | mA    | С                   |
| POWER SUI                                                          | PPLY                                          | _                                                                                  |                           |            |         |       |                     |
| Specified Op                                                       | erating Voltage                               |                                                                                    | 2.5                       |            | 5.5     | V     | В                   |
|                                                                    | perating Current, per channel                 | T <sub>A</sub> = +25°C                                                             | 0.95                      | 1.14       | 1.25    | mA    | Α                   |
| ,                                                                  |                                               | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                | 0.9                       | 1.15       | 1.3     | mA    | В                   |
| Power-Suppl                                                        | y Rejection Ratio (±PSRR)                     |                                                                                    | 80                        | 100        |         | dB    | A                   |
| POWER DO                                                           |                                               |                                                                                    |                           |            |         |       |                     |
| Enable Volta                                                       | ge Threshold                                  | Ensured <i>on</i> above 2.1 V                                                      |                           | 1.6        | 2.1     | V     | Α                   |
|                                                                    | age Threshold                                 | Ensured off below 0.7 V                                                            | 0.7                       | 1.6        |         | V     | Α                   |
| Disable Pin B                                                      |                                               |                                                                                    |                           | 1          |         | μА    | С                   |
| Power Down                                                         | Quiescent Current                             |                                                                                    |                           | 20         |         | μA    | С                   |
| Turn-On Tim                                                        | e Delay                                       | Time to $V_{OUT}$ = 90% of final value,<br>$V_{IN}$ = 2 V, $R_L$ = 200 $\Omega$    |                           | 70         |         | ns    | В                   |
| Turn-Off Tim                                                       | e Delay                                       | Time to $V_{OUT}$ = 10% of original value,<br>$V_{IN}$ = 2 V, $R_L$ = 200 $\Omega$ |                           | 60         |         | ns    | В                   |
| V <sub>OCM</sub> VOLTA                                             | AGE CONTROL                                   |                                                                                    |                           |            |         |       |                     |
| Small-Signal                                                       | Bandwidth                                     |                                                                                    |                           | 23         |         | MHz   | С                   |
| Slew Rate                                                          |                                               |                                                                                    |                           | 55         |         | V/μs  | С                   |
| Gain                                                               |                                               |                                                                                    | 0.98                      | 0.99       | 1.02    | V/V   | Α                   |
| Common-Mo                                                          | de Offset Voltage from V <sub>OCM</sub> Input | Measured at $V_{OUT}$ with $V_{OCM}$ input driven, $V_{OCM} = 2.5V \pm 1 V$        |                           | ±5         | ±9      | mV    | В                   |
| Input Bias Co                                                      | urrent                                        | $V_{OCM} = 2.5V \pm 1 V$                                                           |                           | ±20        | ±25     | μΑ    | В                   |
| V <sub>OCM</sub> Voltage                                           | e Range                                       |                                                                                    | 1                         | 0.8 to 4.2 | 4       | V     | Α                   |
| Input Impeda                                                       | ince                                          |                                                                                    |                           | 46  1.5    |         | kΩ∥pF | С                   |
| Default Output Common-Mode Voltage Offset from $(V_{S+}-V_{S-})/2$ |                                               | Measured at V <sub>OUT</sub> with V <sub>OCM</sub> input open                      |                           | ±1         | ±5      | mV    | А                   |
| THERMAL C                                                          | CHARACTERISTICS                               |                                                                                    |                           |            |         |       |                     |
| Specified Operating Range<br>All Packages                          |                                               |                                                                                    | -40                       |            | +85     | °C    | С                   |
| Thermal Resistance, $\theta$ $_{\mbox{\scriptsize JA}}$            |                                               | Junction-to-ambient                                                                |                           |            |         |       |                     |
| THS4521                                                            | D SO-8                                        |                                                                                    |                           | 194        |         | °C/W  | С                   |
|                                                                    | DGK MSOP-8                                    |                                                                                    |                           | 269        |         | °C/W  | С                   |
| THS4522                                                            | PW TSSOP-16                                   |                                                                                    |                           | 116        |         | °C/W  | С                   |
| THS4524                                                            | DBT TSSOP-38                                  |                                                                                    |                           | 81         |         | °C/W  | С                   |

<sup>(4)</sup> Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at -40°C and +85°C, computing the difference, and dividing by 125.



#### **DEVICE INFORMATION**

#### THS4521 SOIC-8, MSOP-8 (D, DGK PACKAGES) (TOP VIEW)



#### THS4522 TSSOP-16 (PW PACKAGE) (TOP VIEW)



#### **TERMINAL FUNCTIONS: THS4521**

| SOIC-8, | MSOP-8           |                                                                                                                                     |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| PIN NO. | NAME             | DESCRIPTION                                                                                                                         |
| 1       | $V_{IN-}$        | Inverting amplifier input                                                                                                           |
| 2       | $V_{OCM}$        | Common-mode voltage input                                                                                                           |
| 3       | $V_{S+}$         | Amplifier positive power-supply input                                                                                               |
| 4       | $V_{OUT+}$       | Noninverting amplifier output                                                                                                       |
| 5       | $V_{OUT-}$       | Inverting amplifier output                                                                                                          |
| 6       | $V_{S-}$         | Amplifier negative power-supply input. Note that $V_{S-}$ is tied together on multi-channel devices.                                |
| 7       | PD               | Power down. $\overline{PD}$ = logic low puts device into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 8       | V <sub>IN+</sub> | Noninverting amplifier input                                                                                                        |

#### **TERMINAL FUNCTIONS: THS4522**

| TSSOP-16 |                    |                                                                                                                                       |
|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| PIN NO.  | NAME               | DESCRIPTION                                                                                                                           |
| 1        | PD <sub>1</sub>    | Power down 1. $\overline{PD}$ = logic low puts device into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 2        | $V_{IN1+}$         | Noninverting amplifier 1 input                                                                                                        |
| 3        | $V_{IN1-}$         | Inverting amplifier 1 input                                                                                                           |
| 4        | V <sub>OCM1</sub>  | Common-mode voltage input 1                                                                                                           |
| 5        | PD <sub>2</sub>    | Power down 2. $\overline{PD}$ = logic low puts device into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 6        | V <sub>IN2+</sub>  | Noninverting amplifier 2 input                                                                                                        |
| 7        | $V_{IN2-}$         | Inverting amplifier 2 input                                                                                                           |
| 8        | $V_{OCM2}$         | Common-mode voltage input 2                                                                                                           |
| 9        | V <sub>S+2</sub>   | Amplifier 2 positive power-supply input                                                                                               |
| 10       | V <sub>OUT2+</sub> | Noninverting amplifier 2 output                                                                                                       |
| 11       | V <sub>OUT2</sub>  | Inverting amplifier 2 output                                                                                                          |
| 12       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                      |
| 13       | V <sub>S+1</sub>   | Amplifier 1 positive power-supply input                                                                                               |
| 14       | V <sub>OUT1+</sub> | Noninverting amplifier 1 output                                                                                                       |
| 15       | V <sub>OUT1</sub>  | Inverting amplifier 1 output                                                                                                          |
| 16       | $V_{S-}$           | Negative power-supply input. Note that V <sub>S</sub> _ is tied together on multi-channel devices.                                    |



#### THS4524 TSSOP-38 (DBT PACKAGE) (TOP VIEW)





#### **TERMINAL FUNCTIONS: THS4524**

| TSSOP-38 |                    |                                                                                                                                        |
|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| PIN NO.  | NAME               | DESCRIPTION                                                                                                                            |
| 1        | PD <sub>1</sub>    | Power down 1. $\overline{PD}$ = logic low puts channel into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 2        | V <sub>IN1+</sub>  | Noninverting amplifier 1 input                                                                                                         |
| 3        | $V_{IN1-}$         | Inverting amplifier 1 input                                                                                                            |
| 4        | $V_{OCM1}$         | Common-mode voltage input 1                                                                                                            |
| 5        | $V_{S-}$           | Negative power-supply input. Note that $V_{S-}$ is tied together on multi-channel devices.                                             |
| 6        | PD <sub>2</sub>    | Power down 2. $\overline{PD}$ = logic low puts channel into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 7        | $V_{IN2+}$         | Noninverting amplifier 2 input                                                                                                         |
| 8        | $V_{IN2-}$         | Inverting amplifier 2 input                                                                                                            |
| 9        | $V_{\text{OCM2}}$  | Common-mode voltage input 2                                                                                                            |
| 10       | $V_{S-}$           | Negative power-supply input. Note that $V_{S-}$ is tied together on multi-channel devices.                                             |
| 11       | PD <sub>3</sub>    | Power down 3. $\overline{PD}$ = logic low puts channel into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 12       | V <sub>IN3+</sub>  | Noninverting amplifier 3 input                                                                                                         |
| 13       | $V_{IN3-}$         | Inverting amplifier 3 input                                                                                                            |
| 14       | V <sub>OCM3</sub>  | Common-mode voltage input 3                                                                                                            |
| 15       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> _ is tied together on multi-channel devices.                                     |
| 16       | PD <sub>4</sub>    | Power down 4. $\overline{PD}$ = logic low puts channel into low-power mode. $\overline{PD}$ = logic high or open for normal operation. |
| 17       | $V_{IN4+}$         | Noninverting amplifier 4 input                                                                                                         |
| 18       | $V_{IN4-}$         | Inverting amplifier 4 input                                                                                                            |
| 19       | $V_{OCM4}$         | Common-mode voltage input 4                                                                                                            |
| 20       | V <sub>S4+</sub>   | Amplifier 4 positive power-supply input                                                                                                |
| 21       | V <sub>OUT4+</sub> | Noninverting amplifier 4 output                                                                                                        |
| 22       | V <sub>OUT4</sub>  | Inverting amplifier 4 output                                                                                                           |
| 23       | $V_{S-}$           | Negative power-supply input. Note that V <sub>S</sub> _ is tied together on multi-channel devices.                                     |
| 24       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |
| 25       | V <sub>S3+</sub>   | Amplifier 3 positive power-supply input                                                                                                |
| 26       | V <sub>OUT3+</sub> | Noninverting amplifier3 output                                                                                                         |
| 27       | V <sub>OUT3</sub>  | Inverting amplifier3 output                                                                                                            |
| 28       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |
| 29       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |
| 30       | V <sub>S2+</sub>   | Amplifier 2 positive power-supply input                                                                                                |
| 31       | V <sub>OUT2+</sub> | Noninverting amplifier 2 output                                                                                                        |
| 32       | V <sub>OUT2</sub>  | Inverting amplifier 2 output                                                                                                           |
| 33       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |
| 34       | V <sub>S-</sub>    | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |
| 35       | V <sub>S1+</sub>   | Amplifier 1 positive power-supply input                                                                                                |
| 36       | V <sub>OUT1+</sub> | Noninverting amplifier 1 output                                                                                                        |
| 37       | V <sub>OUT1-</sub> | Inverting amplifier 1 output                                                                                                           |
| 38       | V <sub>S</sub> _   | Negative power-supply input. Note that V <sub>S</sub> is tied together on multi-channel devices.                                       |



#### **TYPICAL CHARACTERISTICS**

Table of Graphs:  $V_{S+} - V_{S-} = 3.3 \text{ V}$ 

| TITLE                                                                     | FIGURE    |
|---------------------------------------------------------------------------|-----------|
| Small-Signal Frequency Response                                           | Figure 1  |
| Large-Signal Frequency Response                                           | Figure 2  |
| Large- and Small-Signal Pulse Response                                    | Figure 3  |
| Slew Rate vs V <sub>OUT</sub> Step                                        | Figure 4  |
| Overdrive Recovery                                                        | Figure 5  |
| 10-kHz Output Spectrum on AP Analyzer                                     | Figure 6  |
| Harmonic Distortion vs Frequency                                          | Figure 7  |
| Harmonic Distortion vs Output Voltage at 1 MHz                            | Figure 8  |
| Harmonic Distortion vs Gain at 1 MHz                                      | Figure 9  |
| Harmonic Distortion vs Load at 1 MHz                                      | Figure 10 |
| Harmonic Distortion vs V <sub>OCM</sub> at 1 MHz                          | Figure 11 |
| Two-Tone, Second- and Third-Order Intermodulation Distortion vs Frequency | Figure 12 |
| Single-Ended Output Voltage Swing vs Load Resistance                      | Figure 13 |
| Main Amplifier Differential Output Impedance vs Frequency                 | Figure 14 |
| Frequency Response vs $C_{LOAD}$ ( $R_{LOAD} = 1 \text{ k}\Omega$ )       | Figure 15 |
| $R_{O}$ vs $C_{LOAD}$ ( $R_{LOAD} = 1 \text{ k}\Omega$ )                  | Figure 16 |
| Rejection Ratio vs Frequency                                              | Figure 17 |
| THS4522, THS4524 Crosstalk (Measured Differentially)                      | Figure 18 |
| Turn-on Time                                                              | Figure 19 |
| Turn-off Time                                                             | Figure 20 |
| Input-Referred Voltage Noise and Current Noise Spectral Density           | Figure 21 |
| Main Amplifier Differential Open-Loop Gain and Phase                      | Figure 22 |
| Output Balance Error vs Frequency                                         | Figure 23 |
| V <sub>OCM</sub> Small-Signal Frequency Response                          | Figure 24 |
| V <sub>OCM</sub> Large-Signal Frequency Response                          | Figure 25 |
| V <sub>OCM</sub> Input Impedance vs Frequency                             | Figure 26 |



#### Table of Graphs: $V_{S+} - V_{S-} = 5 \text{ V}$

| TITLE                                                                     | FIGURE    |
|---------------------------------------------------------------------------|-----------|
| Small-Signal Frequency Response                                           | Figure 27 |
| Large-Signal Frequency Response                                           | Figure 28 |
| Large- and Small-Signal Pulse Response                                    | Figure 29 |
| Slew Rate vs V <sub>OUT</sub> Step                                        | Figure 30 |
| Overdrive Recovery                                                        | Figure 31 |
| 10-kHz Output Spectrum on AP Analyzer                                     | Figure 32 |
| Harmonic Distortion vs Frequency                                          | Figure 33 |
| Harmonic Distortion vs Output Voltage at 1 MHz                            | Figure 34 |
| Harmonic Distortion vs Gain at 1 MHz                                      | Figure 35 |
| Harmonic Distortion vs Load at 1 MHz                                      | Figure 36 |
| Harmonic Distortion vs V <sub>OCM</sub> at 1 MHz                          | Figure 37 |
| Two-Tone, Second- and Third-Order Intermodulation Distortion vs Frequency | Figure 38 |
| Single-Ended Output Voltage Swing vs Load Resistance                      | Figure 39 |
| Main Amplifier Differential Output Impedance vs Frequency                 | Figure 40 |
| Frequency Response vs $C_{LOAD}$ ( $R_{LOAD} = 1 \text{ k}\Omega$ )       | Figure 41 |
| $R_O$ vs $C_{LOAD}$ ( $R_{LOAD} = 1 \text{ k}\Omega$ )                    | Figure 42 |
| Rejection Ratio vs Frequency                                              | Figure 43 |
| THS4522, THS4524 Crosstalk (Measured Differentially)                      | Figure 44 |
| Turn-on Time                                                              | Figure 45 |
| Turn-off Time                                                             | Figure 46 |
| Input-Referred Voltage Noise and Current Noise Spectral Density           | Figure 47 |
| Main Amplifier Differential Open-Loop Gain and Phase                      | Figure 48 |
| Output Balance Error vs Frequency                                         | Figure 49 |
| V <sub>OCM</sub> Small-Signal Frequency Response                          | Figure 50 |
| V <sub>OCM</sub> Large-Signal Frequency Response                          | Figure 51 |
| V <sub>OCM</sub> Input Impedance vs Frequency                             | Figure 52 |



#### TYPICAL CHARACTERISTICS: V<sub>S+</sub> - V<sub>S-</sub> = 3.3 V

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.

## SMALL-SIGNAL FREQUENCY RESPONSE



Figure 1.



Frequency (Hz) **Figure 2.** 





Figure 3.



Figure 4.

#### OVERDRIVE RECOVERY



Figure 5.

## 10-kHz OUTPUT SPECTRUM ON AP ANALYZER



Figure 6.

HARMONIC DISTORTION



#### TYPICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V (continued)}$

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.



Figure 7.



Figure 8.



Figure 9.



Figure 10.

TWO-TONE INTERMODULATION DISTORTION





Figure 12.



#### TYPICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V (continued)}$

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.

## SINGLE-ENDED OUTPUT VOLTAGE SWING vs LOAD RESISTANCE



Figure 13.

#### MAIN AMPLIFIER DIFFERENTIAL OUTPUT IMPEDANCE vs FREQUENCY



Figure 14.





Figure 15.

## $R_O \text{ vs } C_{LOAD}$ $R_{LOAD} = 1 \text{ k}\Omega$



Figure 16.

#### REJECTION RATIO vs FREQUENCY



Figure 17.

Noduc Folder Link(s) THS 45, 1 THS4

## THS4522, THS4524 CROSSTALK (MEASURED DIFFERENTIALLY)



Figure 18.



#### TYPICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V (continued)}$

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.



Figure 19.



Figure 20.

## INPUT-REFERRED VOLTAGE AND CURRENT NOISE SPECTRAL DENSITY



Figure 21.



Figure 22.

**VOCM SMALL-SIGNAL FREQUENCY RESPONSE** 

#### OUTPUT BALANCE ERROR vs FREQUENCY



Figure 23.

# -5 -10 -15 -20 -10 -15 -20 dBm -20 -10 M 10 M 10 M 1 G

Frequency (Hz) **Figure 24.** 



#### TYPICAL CHARACTERISTICS: $V_{S+} - V_{S-} = 3.3 \text{ V (continued)}$

At  $V_{S+}$  = +3.3 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.

A roduc Folder Link(s) THS 45, 1 THS4 22



Figure 25.



Figure 26.



#### **TYPICAL CHARACTERISTICS: 5 V**

At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.



Figure 27.



Figure 28.





0

100 200 300 400

**OVERDRIVE RECOVERY** 

Figure 31.

600 700 800 900

500

Time (ns)







Figure 32.



At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.



Figure 33.



HARMONIC DISTORTION

Figure 34.



Figure 35.



Figure 36.

TWO-TONE INTERMODULATION DISTORTION



Myoduc Folder Link(s) THS 45. 1 THS4 22



Figure 38.



At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.

## SINGLE-ENDED OUTPUT VOLTAGE SWING vs DIFFERENTIAL LOAD RESISTANCE



Figure 39.

## MAIN AMPLIFIER DIFFERENTIAL OUTPUT IMPEDANCE vs FREQUENCY



Figure 40.





Figure 41.





Figure 42.

#### **REJECTION RATIO vs FREQUENCY**



Figure 43.

roduc Folder Link(s) THS 45, 1 THS4 22 TH 4

## THS4522, THS4524 CROSSTALK (MEASURED DIFFERENTIALLY)



Figure 44.



At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.



Figure 45.



Figure 46.

## INPUT-REFERRED VOLTAGE AND CURRENT NOISE SPECTRAL DENSITY



Figure 47.



Figure 48.

## OUTPUT BALANCE ERROR vs FREQUENCY



Figure 49.

A roduc Folder Link(s) THS 45.1 THS4

#### **V<sub>OCM</sub> SMALL-SIGNAL FREQUENCY RESPONSE** 0 -5 Gain (dB) -10 -15G = 0 dB $V_{IN} = -20 \text{ dBm}$ -20 100 k 1 M 10 M 100 M 1 G Frequency (Hz)

Figure 50.



At  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OCM}$  = open,  $V_{OUT}$  = 2  $V_{PP}$  (differential),  $R_F$  = 1 k $\Omega$ ,  $R_L$  = 1 k $\Omega$  differential, G = 1 V/V, single-ended input, differential output, and input and output referenced to midsupply, unless otherwise noted.







Figure 52.



#### **TEST CIRCUITS**

#### Overview

The THS4521, THS4522, and THS4524 family is tested with the test circuits shown in this section; all circuits are built using the available THS4521 evaluation module (EVM). For simplicity. power-supply decoupling is not shown; see the layout in the Applications section for recommendations. Depending on the test conditions, component values change in accordance with Table 1 and Table 2, or as otherwise noted. In some cases the signal generators used are ac-coupled and in others they dc-coupled  $50-\Omega$  sources. To balance the amplifier when ac-coupled, a 0.22- $\mu F$  capacitor and 49.9- $\Omega$ resistor to ground are inserted across RIT on the alternate input; when dc-coupled, only the  $49.9-\Omega$ resistor to ground is added across R<sub>IT</sub>. A split power supply is used to ease the interface to common test equipment, but the amplifier can be operated in a single-supply configuration as described in the Applications section with no impact on performance. Also, for most of the tests, except as noted, the devices are tested with single-ended inputs and a transformer on the output to convert the differential output to single-ended because common lab test equipment has single-ended inputs and outputs. Similar or better performance can be expected with differential inputs and outputs.

As a result of the voltage divider on the output formed by the load component values, the amplifier output is attenuated. The Atten column in Table 2 shows the attenuation expected from the resistor divider. When using a transformer at the output (as shown in Figure 54), the signal sees slightly more loss because of transformer and line loss; these numbers are approximate.

Table 1. Gain Component Values for Single-Ended Input<sup>(1)</sup>

| Gain   | R <sub>F</sub> | $R_{G}$ | R <sub>IT</sub> |  |
|--------|----------------|---------|-----------------|--|
| 1 V/V  | 1 kΩ           | 1 kΩ    | 52.3 Ω          |  |
| 2 V/V  | 1 kΩ           | 487 Ω   | 53.6 Ω          |  |
| 5 V/V  | 1 kΩ           | 187 Ω   | 59.0 Ω          |  |
| 10 V/V | 1 kΩ           | 86.6 Ω  | 69.8 Ω          |  |

1. Gain setting includes  $50-\Omega$  source impedance. Components are chosen to achieve gain and  $50-\Omega$  input termination.

Table 2. Load Component Values For 1:1 Differential to Single-Ended Output Transformer<sup>(1)</sup>

| R <sub>L</sub> | Ro     | R <sub>OT</sub> | Atten   |
|----------------|--------|-----------------|---------|
| 100 Ω          | 24.9 Ω | Open            | 6 dB    |
| 200 Ω          | 86.6 Ω | 69.8 Ω          | 16.8 dB |
| 499 Ω          | 237 Ω  | 56.2 Ω          | 25.5 dB |
| 1 kΩ           | 487 Ω  | 52.3 Ω          | 31.8 dB |

1. Total load includes  $50-\Omega$  termination by the test equipment. Components are chosen to achieve load and  $50-\Omega$  line termination through a 1:1 transformer.

#### Frequency Response

The circuit shown in Figure 53 is used to measure the frequency response of the circuit.

An HP network analyzer is used as the signal source and the measurement device. The output impedance of the HP network analyzer is is dc-coupled and is 50  $\Omega$ . R<sub>IT</sub> and R<sub>G</sub> are chosen to impedance-match to 50  $\Omega$  and maintain the proper gain. To balance the amplifier, a  $49.9-\Omega$  resistor to ground is inserted across R<sub>IT</sub> on the alternate input.

using The output probed **Tektronix** is а high-impedance differential probe across the 953-Ω resistor and referred to the amplifier output by adding back the 0.42-dB because of the voltage divider on the output.



Figure 53. Frequency Response Test Circuit



#### **Distortion**

The circuit shown in Figure 54 is used to measure harmonic and intermodulation distortion of the amplifier.

An HP signal generator is used as the signal source and the output is measured with a Rhode and Schwarz spectrum analyzer. The output impedance of the HP signal generator is ac-coupled and is 50  $\Omega$ .  $R_{\text{IT}}$  and  $R_{\text{G}}$  are chosen to impedance match to 50  $\Omega$  and maintain the proper gain. To balance the amplifier, a 0.22- $\mu\text{F}$  capacitor and 49.9- $\Omega$  resistor to ground are inserted across  $R_{\text{IT}}$  on the alternate input.

A low-pass filter is inserted in series with the input to reduce harmonics generated at the signal source. The level of the fundamental is measured and then a high-pass filter is inserted at the output to reduce the fundamental so it does not generate distortion in the input of the spectrum analyzer.

The transformer used in the output to convert the signal from differential to single-ended is an ADT1-1WT. It limits the frequency response of the circuit so that measurements cannot be made below approximately 1 MHz.



Figure 54. Distortion Test Circuit

# Slew Rate, Transient Response, Settling Time, Output Impedance, Overdrive, Output Voltage, and Turn-On/Turn-Off Time

The circuit shown in Figure 55 is used to measure slew rate, transient response, settling time, output impedance, overdrive recovery, output voltage swing, and amplifier turn-on/turn-off time. Turn-on and turn-off time are measured with the same circuit modified for  $50\text{-}\Omega$  input impedance on the PD input by replacing the  $0.22\text{-}\mu\text{F}$  capacitor with a  $49.9\text{-}\Omega$  resistor. For output impedance, the signal is injected at  $V_{\text{OUT}}$  with  $V_{\text{IN}}$  open; the drop across the 2x  $49.9\text{-}\Omega$  resistors is then used to calculate the impedance seen looking into the amplifier output.



Figure 55. Slew Rate, Transient Response, Settling Time, Output Impedance, Overdrive Recovery, V<sub>OUT</sub> Swing, and Turn-On/Turn-Off Test Circuit

## TEXAS INSTRUMENTS

#### Common-Mode and Power-Supply Rejection

The circuit shown in Figure 56 is used to measure the CMRR. The signal from the network analyzer is applied common-mode to the input. Figure 57 is used to measure the PSRR of  $V_{S+}$  and  $V_{S-}$ . The power supply under test is applied to the network analyzer dc offset input. For both CMRR and PSRR, the output is probed using a Tektronix high-impedance differential probe across the 953- $\Omega$  resistor and referred to the amplifier output by adding back the 0.42-dB as a result of the voltage divider on the output. For these tests, the resistors are matched for best results.



Figure 56. CMRR Test Circuit



Figure 57. PSRR Test Circuit

#### V<sub>ocm</sub> Input

The circuit illustrated in Figure 58 is used to measure the frequency response and input impedance of the  $V_{OCM}$  input. Frequency response is measured using a Tektronix high-impedance differential probe, with  $R_{CM}=0~\Omega$  at the common point of  $V_{OUT+}$  and  $V_{OUT-}$ , formed at the summing junction of the two matched 499- $\Omega$  resistors, with respect to ground. The input impedance is measured using a Tektronix high-impedance differential probe at the  $V_{OCM}$  input with  $R_{CM}=10~k\Omega$  and the drop across the  $10\text{-}k\Omega$  resistor is used to calculate the impedance seen looking into the amplifier  $V_{OCM}$  input.

The circuit shown in Figure 59 measures the transient response and slew rate of the  $V_{OCM}$  input. A 1-V step input is applied to the  $V_{OCM}$  input and the output is measured using a  $50-\Omega$  oscilloscope input referenced back to the amplifier output.



Figure 58. V<sub>OCM</sub> Input Test Circuit



Figure 59. V<sub>OCM</sub> Transient Response and Slew Rate Test Circuit



#### APPLICATION INFORMATION

The following circuits show application information for the THS4521, THS4522, and THS4524 family. For simplicity, power-supply decoupling capacitors are not shown in these diagrams; see the EVM and Layout Recommendations section for suggested guidelines. For more details on the use and operation of fully differential op amps, refer to the Application Fully-Differential Amplifiers (SLOA054), available for download from the TI web site at www.ti.com.

#### **Differential Input to Differential Output Amplifier**

The THS4521, THS4522, and THS4524 family are fully-differential operational amplifiers that can be used to amplify differential input signals to differential output signals. Figure 60 shows <u>a</u> basic block diagram of the circuit ( $V_{OCM}$  and  $\overline{PD}$  inputs not shown). The gain of the circuit is set by R<sub>F</sub> divided by R<sub>G</sub>.



Figure 60. Differential Input to Differential Output **Amplifier** 

#### Single-Ended Input to Differential Output **Amplifier**

The THS4521, THS4522, and THS4524 family can also amplify and convert single-ended input signals to differential output signals. Figure 61 illustrates a basic block diagram of the circuit (V<sub>OCM</sub> and  $\overline{PD}$  inputs not shown). The gain of the circuit is again set by RF divided by R<sub>G</sub>.



Figure 61. Single-Ended Input to Differential **Output Amplifier** 

#### Input Common-Mode Voltage Range

The input common-mode voltage of a fully-differential op amp is the voltage at the + and - input pins of the device.

It is important to not violate the input common-mode voltage range (V<sub>ICR</sub>) of the op amp. Assuming the op amp is in linear operation, the voltage across the input pins is only a few millivolts at most. Therefore, finding the voltage at one input pin determines the input common-mode voltage of the op amp.

Treating the negative input as a summing node, the voltage is given by Equation 1:

$$\left[V_{OUT_{+}} \times \frac{R_{G}}{R_{G} + R_{F}}\right] + \left[V_{IN_{-}} \times \frac{R_{F}}{R_{G} + R_{F}}\right]$$
(1)

To determine the V<sub>ICR</sub> of the op amp, the voltage at the negative input is evaluated at the extremes of V<sub>OUT+</sub>. As the gain of the op amp increases, the input common-mode voltage becomes closer and closer to the input common-mode voltage of the source.

#### **Setting the Output Common-Mode Voltage**

The output common-model voltage is set by the voltage at the V<sub>OCM</sub> pin. The internal common-mode control circuit maintains the output common-mode voltage within 5-mV offset (typ) from the set voltage. If left unconnected, the common-mode set point is set to midsupply by internal circuitry, which may be overdriven from an external source.

Figure 62 represents the  $V_{OCM}$  input. The internal  $V_{OCM}$  circuit has typically 23 MHz of -3 dB bandwidth, which is required for best performance, but it is intended to be a dc bias input pin. A 0.22- $\mu$ F bypass capacitor is recommended on this pin to reduce noise. The external current required to overdrive the internal resistor divider is given approximately by the formula in Equation 2:

$$I_{\text{EXT}} = \ \frac{2V_{\text{OCM}} - (V_{\text{S+}} - V_{\text{S-}})}{50 \ k\Omega}$$

#### where:

•  $V_{OCM}$  is the voltage applied to the  $V_{OCM}$  pin (2)



Figure 62. V<sub>OCM</sub> Input Circuit

## Typical Performance Variation with Supply Voltage

The THS4521, THS4522, and THS4524 family of devices provide excellent performance across the specified power-supply range of 2.5 V to 5.5 V with only minor variations. The input and output voltage compliance ranges track with the power supply in nearly a 1:1 correlation. Other changes can be observed in slew rate, output current drive, open-loop gain, bandwidth, and distortion. Table 3 shows the typical variation to be expected in these key performance parameters.

#### **Single-Supply Operation**

To facilitate testing with common lab equipment, the THS4521EVM allows for split-supply operation; most of the characterization data presented in this data sheet is measured using split-supply power inputs. The device can easily be used with a single-supply power input without degrading performance.

Figure 63 shows a dc-coupled single-supply circuit with single-ended inputs. This circuit can also be applied to differential input sources.



Figure 63. THS4521 DC-Coupled Single-Supply with Single-Ended Inputs

The input common-mode voltage range of the THS4521, THS4522, and THS4524 family is designed to include the negative supply voltage. in the circuit shown in Figure 63, the signal source is referenced to ground.  $V_{\rm OCM}$  is set by an external control source or, if left unconnected, the internal circuit defaults to midsupply. Together with the input impedance of the amplifier circuit,  $R_{\rm IT}$  provides input termination, which is also referenced to ground.

Note that  $R_{\text{IT}}$  and optional matching components are added to the alternate input to balance the impedance at signal input.

**Table 3. Typical Performance Variation versus Power-Supply Voltage** 

| PARAMETER                                                               | V <sub>S</sub> = 5 V | $V_{S} = 3.3 \text{ V}$ | V <sub>S</sub> = 2.5 V |
|-------------------------------------------------------------------------|----------------------|-------------------------|------------------------|
| –3-dB Small-signal bandwidth                                            | 145 MHz              | 135 MHz                 | 125 MHz                |
| Slew rate (2-V step)                                                    | 490 V/μs             | 420 V/μs                | 210 V/μs               |
| Harmonic distortion at 1 MHz, 2 V <sub>PP</sub> , R <sub>L</sub> = 1 kΩ |                      |                         |                        |
| harmonic                                                                | -85 dBc              | -85 dBc                 | -84 dBc                |
| harmonic                                                                | −91 dBc              | -90 dBc                 | -88 dBc                |
| Open-loop gain                                                          | 119 dB               | 116 dB                  | 115 dB                 |
| Linear output current drive                                             | 55 mA                | 35 mA                   | 24 mA                  |



## Low-Power Applications and the Effects of Resistor Values on Bandwidth

For low-power operation, it may be necessary to increase the gain setting resistors values to limit current consumption and not load the source. Using larger value resistors lowers the bandwidth of the THS4521, THS4522, and THS4524 family as a result of the interactions between the resistors, the device parasitic capacitance, and printed circuit board (PCB) parasitic capacitance. Figure 64 shows the small-signal frequency response with 1-k $\Omega$ , 10-k $\Omega$ , and 100-k $\Omega$  resistors for R<sub>F</sub>, R<sub>G</sub>, and R<sub>L</sub> (impedance is assumed to typically increase for all three resistors in low-power applications).



Figure 64. THS4521 Frequency Response with Various Gain Setting and Load Resistor Values

## Frequency Response Variation due to Package Options

Users can see variations in the small-signal ( $V_{OUT} = 100 \text{ mV}_{PP}$ ) frequency response between the available package options for the THS4521, THS4522, and THS4524 family as a result of parasitic elements associated with each package and board layout changes. Figure 65 shows the variance measured in the lab; this variance is to be expected even when using a good layout.



Figure 65. Small-Signal Frequency Response: Package Variations

## TEXAS INSTRUMENTS

#### **Driving Capacitive Loads**

The THS4521, THS4522, and THS4524 family is designed for a nominal capacitive load of 1 pF on each output to ground. When driving capacitive loads greater than 1 pF, it is recommended to use small resistors (R<sub>O</sub>) in series with the output, placed as close to the device as possible. Without R<sub>O</sub>, capacitance on the output interacts with the output impedance of the amplifier and causes phase shift in the loop gain of the amplifier that reduces the phase margin. This reduction in phase margin results in frequency response peaking; overshoot, undershoot, and/or ringing when a step or square-wave signal is applied; and may lead to instability or oscillation. Inserting R<sub>O</sub> isolates the phase shift from the loop gain path and restores the phase margin, but it also limits bandwidth. Figure 66 shows the recommended values of R<sub>O</sub> versus capacitive loads (C<sub>L</sub>), and Figure 67 shows an illustration of the frequency response with various values.



Figure 66. Recommended Series Output Resistor versus Capacitive Load for Flat Frequency Response, with  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 67. Frequency Response for Various  $R_O$  and  $C_L$  Values, with  $R_{LOAD} = 1 \text{ k}\Omega$ 

#### **Audio Performance**

The THS4521, THS4522, and THS4524 family provide excellent audio performance with very low quiescent power. To show performance in the audio band, the device was tested with a SYS-2722 audio analyzer from Audio Precision. THD+N and FFT tests were performed at 1-V<sub>RMS</sub> output voltage. Performance is the same on both 3.3-V and 5-V supplies. Figure 68 shows the test circuit used; see Figure 69 and Figure 70 for the performance of the analyzer using internal loopback mode (generator) together with the THS4521.



Figure 68. THS4521 AP Analyzer Test Circuit



Note that the harmonic distortion performance is very close to the same with and without the device meaning the THS4521 performance is actually much better than can be directly measured by this meathod. The actual device performance can be estimated by placing the device in a large noise gain and using the reduction in loop gain correction. The THS4521 is placed in a noise gain of 101 by adding a 10-Ω resistor directly across the input terminals of the circuit shown in Figure 68. This test was performed using the AP instrument as both the signal source and the analyzer. The second-order harmonic distortion at 1 kHz is estimated to be -122 dBc with  $V_O = 1V_{RMS}$ ; third-order harmonic distortion is estimated to be -141 dBc. The third-order harmonic distortion result matches exactly with design simulations, but the second-order harmonic distortion is about 10 dB worse. This result is not unexpected second-order because harmonic distortion performance with a differential signal depends heavily on cancellation as a result of the differential nature of the signal, which depends on board layout, bypass capacitors, external cabling, and so forth. Note that the circuit of Figure 68 is also used to measure crosstalk between channels.



Figure 69. THS4521 1-V<sub>RMS</sub> 20-Hz to 20-kHz THD+N



Figure 70. THS4521 1-V<sub>RMS</sub> 10-kHz FFT Plot

The THS4521 shows better THD+N even performance when driving higher amplitude output, such as 5 V<sub>PP</sub> that is more typical when driving an ADC. To show performance with an extended frequency range, higher gain, and higher amplitude, the device was tested with 5 V<sub>PP</sub> up to 80 kHz with the AP. Figure 71 shows the resulting THD+N graph with no weighting.



Figure 71. THD+N (No Weighting) on AP, 80-kHz Bandwidth at G = 1 with  $5 - V_{PP}$  Output

#### **Audio On/Off Pop Performance**

The THS4521 was tested to show on and off pop performance by connecting a speaker between the differential outputs and switching the power supply on and off, and also by using the PD function of the THS4521. Testing was done with and without tones. During these tests, no audible pop could be heard.

With no tone input, Figure 72 shows the pop performance when switching power on to the THS4521 and Figure 73 shows the device performance when turning the power off. The transients during power on and off illustrate that no audible pop should be heard



Figure 72. THS4521 Power-Supply Turn-On Pop Performance



Figure 73. THS4521 Power-Supply Turn-Off Pop Performance

With no tone input, Figure 74 shows the pop performance using the  $\overline{PD}$  pin to enable the THS4521, and Figure 75 shows performance using the  $\overline{PD}$  pin to disable the device. Again, the transients during power on and off show that no audible pop should be heard. It should also be noted that the turn on/off times are faster using the  $\overline{PD}$  pin technique.



Figure 74. THS4521 PD Pin Enable Pop Performance



Figure 75. THS4521 PD Pin Disable Pop Performance

The power on/off pop performance of the THS4521, whether by switching the power supply or when using the power-down function built into the chip, shows that no special design should be required to prevent an audible pop.



# Audio ADC Driver Performance: THS4521 and PCM4204 Combined Performance

To show achievable performance high-performance audio ADC, the THS4521 is tested as the drive amplifier for the PCM4204. The PCM4204 is a high-performance, four-channel ADC designed for professional and broadcast audio applications. The PCM4204 architecture uses a 1-bit delta-sigma ( $\Delta\Sigma$ ) modulator per channel that incorporates an advanced dither scheme improved dynamic performance, and supports PCM output data. The PCM4204 provides a flexible serial port interface and many other advanced features. Refer to the PCM4204 product data sheet for more information.

The PCM4204EVM can test the audio performance of the THS4521 as a drive amplifier. The standard PCM4204EVM is provided with four OPA1632 fully-differential amplifiers, which use the same device pinout as the THS4521. For testing, one of these amplifiers is replaced with a THS4521 device in same package (MSOP), and the power supply changes to a single-supply +5V. Figure 78 shows the modifications made to the circuit. Note the resistor connecting the  $V_{OCM}$ input of the THS4521 to the input common-mode drive from the PCM4204 is shown removed and is optional; no performance change was noted with it connected or removed. The THS4521 is operated with a +5-V single-supply so the output common-mode defaults to +2.5 V as required at the input of the PCM4204. The EVM power connections were modified by connecting positive supply inputs,



Figure 76. THS4521 and PCM4204: THD+N versus Frequency with No Weighting

+15 V, +5 VA and +5 VD, to a +5-V external power supply (EXT +3.3 was not used) and connecting -15 V and all ground inputs to ground on the external power supply. Note only one external +5-V supply was needed to power all devices on the EVM.

A SYS-2722 Audio Analyzer from Audio Precision (AP) provides an analog audio input to the EVM; the PCM-formatted digital output is read by the digital input on the AP.

Data were taken using a  $256-f_S$  system clock to achieve  $f_S = 48$ -kHz measurements, and audio output uses PCM format. Other data rates and formats are expected to show similar performance in line with that shown in the product data sheet.

Figure 76 shows the THD+N vs Frequency response with no weighting; Figure 77 shows an FFT of the output with 1-kHz input tone. Input signals to the PCM4204 for these tests is 0.5 dBFS. Dynamic range is also tested at -60 dBFS,  $f_{\rm IN}=1$  kHz, and A-weighted. Table 4 summarizes testing results using the THS4521 together with the PCM4204 versus typical data sheet performance measurements, and show that it make an excellent drive amplifier for this ADC.

The test circuit shown in Figure 78 has a gain = 0.27 and attenuates the input signal. For applications that require higher gain, the circuit was modified to gains of G = 1, G = 2, and G = 5 by replacing the feedback resistors (R33 and R34) and re-tested to show performance.



Figure 77. THS4521 and PCM4204 1-kHz FFT





Figure 78. THS4521 and PCM4204 Test Circuit

Table 4. 1-kHz AC Analysis: Test Circuit versus PCM4204 Data Sheet Typical Specifications ( $f_S = 48 \text{ kSPS}$ )

| Configuration            | Configuration Tone |          | Dynamic Range |  |
|--------------------------|--------------------|----------|---------------|--|
| THS4521 and PCM4204      | 1 kHz              | -106 dBc | 117 dB        |  |
| PCM4204 Data sheet (typ) | 1 kHz              | –105 dBc | 118 dB        |  |



Figure 79 shows the THS4521 and PCM4204 THD+N versus frequency with no weighting at higher gains.



Figure 79. THS4521 and PCM4204: THD+N versus Frequency with No Weighting at Higher Gains

# Audio ADC Driver Performance: THS4521 and PCM3168 Combined Performance

The THS4521 is also tested as the drive amplifier for the PCM3168A ADC input. The PCM3168A is a high-performance, single-chip, 24-bit, 6-in/8-out, audio coder/decoder (codec) with single-ended and differential selectable analog inputs and differential outputs. The six-channel, 24-bit ADC employs a  $\Delta\Sigma$ modulator and supports 8-kHz to 96-kHz sampling rates and a 16-bit/24-bit width digital audio output word on the audio interface. The eight-channel, 24-bit digital-to-analog converter (DAC) employs a  $\Delta\Sigma$ modulator and supports 8-kHz to 192-kHz sampling rates and a 16-bit/24-bit width digital audio input word on the audio interface. Each audio interface supports I<sup>2</sup>S<sup>™</sup>, left-/right-justified, and DSP formats with 16-bit/24-bit word width. In addition, the PCM3168A supports the time-division-multiplexed (TDM) format... The PCM3168A provides flexible serial port interface and many other advanced features. Refer to the PCM3168A product data sheet for more information.

The PCM3168A EVM is used to test the audio performance of the THS4521 as a drive amplifier. The standard PCM3168A EVM is provided with OPA2134 op amps that are used to convert single-ended inputs to differential to drive the ADC. For testing, the op amp output series resistors are removed from one of the channels and a THS4521, mounted on its standard EVM, is connected to the ADC inputs via short coaxial cables. The THS4521

EVM is configured for both differential inputs as shown in Figure 60 and for single-ended input as shown in Figure 61 with 1-k $\Omega$  resistors for R<sub>F</sub> and R<sub>G</sub>, and 24.9- $\Omega$  resistors in series with each output to isolate the outputs from the reactive load of the coaxial cables. To limit the noise from the external EVM and cables, a 2.7-nF capacitor is placed differentially across the PCM3168A inputs. The THS4521 is operated with a single-supply +5-V supply so the output common-mode of the THS4521 defaults to +2.5 V as required at the input of the PCM3168A. The PCM3168A EVM is configured and operated as described in the PCM3168AEVM User Guide. The ADC was tested with an external THS4521 EVM with both single-ended input and differential inputs. In both configurations, the results are the same. Figure 80 shows the THD+N versus frequency and Table 5 compares the result to the PCM3168 data sheet typical specification at 1 kHz. Both graphs show that it makes an excellent drive amplifier for this ADC. Note: a 2700 series Audio Analyzer from Audio Precision is used to generate the input signals to the THS4521 and to analyze the digital data from the PCM3168.



Figure 80. THS4521 and PCM3168: THD+N versus Frequency with No Weighting

Table 5. 1-kHz AC Analysis: Test Circuit vs PCM3168 Data Sheet Typical Specifications (f<sub>S</sub> = 48 kSPS)

| Configuration               | Tone  | THD+N     |
|-----------------------------|-------|-----------|
| THS4521 and PCM3168         | 1 kHz | −92.6 dBc |
| PCM3168 Data<br>sheet (typ) | 1 kHz | –93 dBc   |



#### ADC Driver Performance: THS4521 and ADS1278 Combined Performance

The THS4521 provides excellent performance when driving high-performance  $\Delta\Sigma$  and successive approximation register (SAR) ADCs in audio and industrial applications using a single 3-V to 5-V power supply. To show achievable performance, the THS4521 is tested as the drive amplifier for the ADS1278 24-bit ADC. The ADS1278 offers excellent ac and dc performance, with four selectable operating

modes from 10 kSPS to 128 kSPS to enable the user to fine-tune performance and power for specific application needs. The circuit shown in Figure 81 was used to test the performance. Data were taken using the High-Resolution mode (52 kSPS) of the ADS1278 with input frequencies at 1 kHz and 10 kHz and signal levels 1/2 dB below full-scale (-0.5 dBFS). FFT plots showing the spectral performance are given in Figure 82 and Figure 83; tabulated ac analysis results are shown in Table 6 and compared to the ADS1278 data sheet typical performance specifications.



Figure 81. THS4521 and ADS1278 (Ch 1) Test Circuit







Figure 83. 10-kHz FFT

Table 6. AC Analysis

| Configuration               | Tone   | Signal (dBFS) | SNR (dBc) | THD (dBc) | SINAD (dBc) | SFDR (dBc) |
|-----------------------------|--------|---------------|-----------|-----------|-------------|------------|
| THS4521and                  | 1 kHz  | -0.5          | 109       | -108      | 105         | 114        |
| ADS1278                     | 10 kHz | -0.5          | 102       | -110      | 101         | 110        |
| ADS1278 Data<br>sheet (typ) | 1 kHz  | -0.5          | 110       | -108      | _           | 109        |



# ADC Driver Performance: THS4521 and ADS8321 Combined Performance

To demonstrate achievable performance, the THS4521 is tested as the drive amplifier for the ADS8321 16-bit SAR ADC. The ADS8321 offers excellent ac and dc performance, with ultra-low power and small size. The circuit shown in Figure 84 was used to test the performance.

Data were taken using the ADS8321 at 100 kSPS with input frequencies of 2 kHz and 10 kHz and signal levels that were -0.5 dBFS. FFT plots that illustrate the spectral performance are given in Figure 85 and Figure 86. Tabulated ac analysis results are listed in Table 7 and compared to the ADS8321 data sheet typical performance.



Figure 84. THS4521 and ADS8321 Test Circuit





Figure 85. 2-kHZ FFT

Figure 86. 10-kHz FFT

Table 7. AC Analysis

| Configuration               | Tone   | Signal (dBFS) | SNR (dBc) | THD (dBc) | SINAD (dBc) | SFDR (dBc) |
|-----------------------------|--------|---------------|-----------|-----------|-------------|------------|
| THS4521 and                 | 2 kHz  | -0.5          | 86.7      | -97.8     | 86.4        | 100.7      |
| ADS8321                     | 10 kHz | -0.5          | 85.2      | -98.1     | 85.2        | 102.2      |
| ADS8321 Data<br>sheet (typ) | 10 kHz | -0.5          | 87        | -86       | 84          | 86         |



#### **EVM AND LAYOUT RECOMMENDATIONS**

Figure 87 shows the THS4521EVM schematic. PCB layers 1 through 4 are shown in Figure 88; Table 8 lists the bill of materials for the THS4521EVM as supplied from TI. It is recommended to follow the layout of the external components near to the amplifier, ground plane construction, and power routing as closely as possible. Follow these general guidelines:

- 1. Signal routing should be direct and as short as possible into and out of the op amp circuit.
- 2. The feedback path should be short and direct.
- 3. Ground or power planes should be removed from directly under the amplifier input and output pins.
- 4. An output resistor is recommended in each output lead, placed as near to the output pins as possible.
- 5. Two 0.1-μF power-supply decoupling capacitors should be placed as near to the power-supply pins as possible.
- 6. Two  $10-\mu F$  power-supply decoupling capacitors should be placed within 1 inch of the device and can be shared among multple analog devices.
- A 0.22-μF capacitor should be placed between the V<sub>OCM</sub> input pin and ground near to the pin. This capacitor limits noise coupled into the pin.
- 8. The  $\overline{PD}$  pin uses TTL logic levels; a bypass capacitor is not necessary if actively driven, but can be used for robustness in noisy environments whether driven or not.
- 9. If input termination resistors  $R_{10}$  and  $R_{11}$  are used, a single point connection to ground on L2 is recommended.



Figure 87. THS4521EVM: Schematic





Figure 88. THS4521EVM: Layer 1 to Layer 4 Images



## Table 8. THS4521EVM Parts List

| ITEM | DESCRIPTION                                | SMD SIZE | REFERENCE<br>DESIGNATOR                                 | QTY | MANUFACTURER PART NUMBER |
|------|--------------------------------------------|----------|---------------------------------------------------------|-----|--------------------------|
| 1    | Capacitor, 10.0 μF, ceramic, X5R, 6.3 V    | 0805     | C7, C8, C9, C10                                         | 4   | (AVX) 08056D106KAT2A     |
| 2    | Capacitor, 0.1 μF, ceramic, X7R, 16 V      | 0603     | C3, C5, C11, C12                                        | 4   | (AVX) 0603YC104KAT2A     |
| 3    | Capacitor, 0.22 μF, ceramic, X7R, 10 V     | 0603     | C1, C4, C6                                              | 3   | (AVX) 0603ZC224KAT2A     |
| 4    | Open                                       | 0603     | C2, C13, C14, C15, C16                                  | 5   |                          |
| 5    | Open                                       | 0603     | R1, R2, R3, R7, R8, R9, R18,<br>R19, R21, R22, R23, R26 | 12  |                          |
| 6    | Resistor, 0 Ω                              | 0603     | R24, R25                                                | 2   | (ROHM) MCR03EZPJ000      |
| 7    | Resistor, 49.9 Ω, 1/10W, 1%                | 0603     | R6                                                      | 1   | (ROHM) MCR03EZPFX49R9    |
| 8    | Resistor, 52.3 Ω, 1/10W, 1%                | 0603     | R10, R11, R20                                           | 3   | (ROHM) MCR03EZPFX52R3    |
| 9    | Resistor, 487 Ω, 1/10W, 1%                 | 0603     | R16, R17                                                | 2   | (ROHM) MCR03EZPFX4870    |
| 10   | Resistor, 1k Ω, 1/10W, 1%                  | 0603     | R12, R13, R14, R15                                      | 4   | (ROHM) MCR03EZPFX1001    |
| 11   | Resistor, 0 Ω                              | 0805     | R4, R5                                                  | 2   | (ROHM) MCR10EZPJ000      |
| 12   | Open                                       |          | T1                                                      | 1   |                          |
| 13   | Transformer, RF                            |          | T2                                                      | 1   | (MINI-CIRCUITS) ADT1-1WT |
| 14   | Jack, Banana receptance, 0.25-in dia. hole |          | J4, J5, J8                                              | 3   | (SPC) 813                |
| 15   | Open                                       |          | J1, J3, J6, J7, J10, J11                                | 6   |                          |
| 16   | Connector, edge, SMA PCB jack              |          | J2, J9                                                  | 2   | (JOHNSON) 142-0701-801   |
| 17   | Header, 0.1 in CTRS, 0.025-in sq. pins     | 2 POS.   | JP1                                                     | 1   | (SULLINS) PBC36SAAN      |
| 18   | Shunts                                     |          | JP1                                                     | 1   | (SULLINS) SSC02SYAN      |
| 19   | Test point, Red                            |          | TP1                                                     | 1   | (KEYSTONE) 5000          |
| 20   | Test point, Black                          |          | TP2, TP3                                                | 2   | (KEYSTONE) 5001          |
| 21   | IC, THS4521                                |          | U1                                                      | 1   | (TI) THS4521D            |
| 22   | Standoff, 4-40 hex, 0.625 in length        |          |                                                         | 4   | (KEYSTONE) 1808          |
| 23   | Screw, Phillips, 4-40, .250 in             |          |                                                         | 4   | SHR-0440-016-SN          |
| 24   | Board, printed circuit                     |          |                                                         | 1   | (TI) EDGE# 6494532       |



#### **Evaluation Board/Kit Important Notice**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

## **FCC Warning**

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

### **EVM Warnings and Restrictions**

It is important to operate this EVM within the input voltage range of 3 V to 5.5 V and the output voltage range of 3 V to 5.5 V.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than +85°C. The EVM is designed to operate properly with certain components above +85°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (August, 2010) to Revision E |                                                                                   |      |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------|------|--|--|--|--|--|
| • Ch                                                 | Changed test level indication for 5-V input offset voltage drift from B to C      |      |  |  |  |  |  |
| Chan                                                 | ges from Revision C (June, 2010) to Revision D                                    | Page |  |  |  |  |  |
| • Up                                                 | pdated format of Input/output voltage parameter in Absolute Maximum Ratings table | 2    |  |  |  |  |  |
| • Ac                                                 | dded Input current parameter to Absolute Maximum Ratings table                    | 2    |  |  |  |  |  |

## PACKAGE OPTION ADDENDUM



www.ti.com 3-Feb-2011

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| THS4521ID        | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4521IDGKR     | ACTIVE                | MSOP         | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4521IDGKT     | ACTIVE                | MSOP         | DGK                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4521IDR       | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4522IPW       | ACTIVE                | TSSOP        | PW                 | 16   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4522IPWR      | ACTIVE                | TSSOP        | PW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4524IDBT      | ACTIVE                | TSSOP        | DBT                | 38   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |
| THS4524IDBTR     | ACTIVE                | TSSOP        | DBT                | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Add to cart                 |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.







3-Feb-2011

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 10-Dec-2010

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All diffierisions are nomina | 11    |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| THS4521IDGKR                 | MSOP  | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4521IDGKT                 | MSOP  | DGK                | 8  | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4521IDR                   | SOIC  | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4522IPWR                  | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| THS4524IDBTR                 | TSSOP | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com 10-Dec-2010



\*All dimensions are nominal

| 7 til diffictioloffo die florifitat |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| THS4521IDGKR                        | MSOP         | DGK             | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| THS4521IDGKT                        | MSOP         | DGK             | 8    | 250  | 190.5       | 212.7      | 31.8        |
| THS4521IDR                          | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| THS4522IPWR                         | TSSOP        | PW              | 16   | 2000 | 346.0       | 346.0      | 29.0        |
| THS4524IDBTR                        | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |

# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



DBT (R-PDSO-G38)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC MO-153.

# DBT (R-PDSO-G38)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

**Applications** 

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products** 

RF/IF and ZigBee® Solutions www.ti.com/lprf

| Audio             | www.ti.com/audio       | Communications and Telecom    | www.ti.com/communications         |
|-------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers        | amplifier.ti.com       | Computers and Peripherals     | www.ti.com/computers              |
| Data Converters   | dataconverter.ti.com   | Consumer Electronics          | www.ti.com/consumer-apps          |
| DLP® Products     | www.dlp.com            | Energy and Lighting           | www.ti.com/energy                 |
| DSP               | dsp.ti.com             | Industrial                    | www.ti.com/industrial             |
| Clocks and Timers | www.ti.com/clocks      | Medical                       | www.ti.com/medical                |
| Interface         | interface.ti.com       | Security                      | www.ti.com/security               |
| Logic             | logic.ti.com           | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Power Mgmt        | <u>power.ti.com</u>    | Transportation and Automotive | www.ti.com/automotive             |
| Microcontrollers  | microcontroller.ti.com | Video and Imaging             | www.ti.com/video                  |
| RFID              | www.ti-rfid.com        | Wireless                      | www.ti.com/wireless-apps          |

TI E2E Community Home Page <u>e2e.ti.com</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

