



#### www.ti.com.cn

# 适用于 DDR3 应用的 12 通道、1:2 多路复用器 / 多路解复用器开关

#### 查询样品: TS3DDR3812

# 特性

符合 DDR3 SDRAM 标准 (JESD79-3D)

RUMENTS

- 1.675 GHz 的高带宽
- 低传播延迟( $t_{pd}$  = 40 ps 典型值)
- 低位与位间时滞( $(t_{sk(o)} = 6 ps$  最大值)
- 低而平坦的导通阻抗 (r<sub>ON</sub> = 8 Ω 典型值)
- 低输入/输出电容 (C<sub>ON</sub> = 5.6 pF 典型值)
- 低串扰 (在 250 MHz 典型值下, XTALK = -43 dB
- V<sub>CC</sub> 工作范围: 3 V 至 3.6 V
- 数据 I/O 端口上的轨至轨开关 (0 至V<sub>CC</sub>)
- 分离开关控制逻辑支持上限及下限 6 通道
- 专用启用逻辑支持 Hi-Z 模式
- $I_{OFF}$  保护可在断电状态 ( $V_{CC} = 0 V$ )下防止漏电
- 每个 JESD22 的 ESD 性能测试
  - 2000 V 人体模式 (A114B、Class II)
  - 1000 V 带电器件模式 (C101)
- 42 引脚 RUA 封装 (9 × 3.5 毫米、0.5 毫米间 距)

# 应用

- DDR3 信号开关
- DIMM 模块
- 笔记本 / 台式机
- 服务器

# 说明

TS3DDR3812 是一款专门针对 DDR3 应用而设计的 12 通道、1:2 多路复用器 / 多路解复用器开关。 该产品采用 3 至 3.6 V 电源供电,支持低而平坦的导通阻抗以及低 I/O 电容,可实现 1.675 GHz 的典型带宽。

通道 A<sub>0</sub> 通过 A<sub>11</sub> 分为两个 6 位组,可通过两组称之为 SEL1 与 SEL2 的数字输入进行独立控制。 这些选择输入可 控制每个 6 位 DDR3 信号源的开关位置,使它们能够准确发送至两个终点中的一个。此外, 本开关还可用于将单 个设备与两个 6 位 DDR3 信号源中的一个连接起来。 对于 12 位 DDR3 信号源的开关,只需外部连接 SEL1 与 SEL2, 便可通过 GPIO 输入控制所有 12 个通道。 EN 输入可在不使用时使整个芯片处于高阻抗 (Hi-Z) 状态。

这些特性使 TS3DDR3812 理想适用于存储器、模拟 / 数字视频、LAN 以及其它高速信号开关应用。



图 1. RUA 封装



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| $T_A$         | PACKAGE <sup>(1)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|---------------|------------------------|---------------|-----------------------|------------------|--|
| –40°C to 85°C | QFN - RUA              | Tape and Reel | TS3DDR3812RUAR        | SL812            |  |

Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Figure 2. LOGIC DIAGRAM



### **FUNCTION TABLE**

| EN | SEL1 | SEL2 | FUNCTION                                                               |
|----|------|------|------------------------------------------------------------------------|
| L  | Х    | Χ    | $A_0$ to $A_{11}$ , $B_0$ to $B_{11}$ , and $C_0$ to $C_{11}$ are Hi-Z |
| Н  | L    | L    | $A_0$ to $A_5 = B_0$ to $B_5$ and $A_6$ to $A_{11} = B_6$ to $B_{11}$  |
| Н  | L    | Н    | $A_0$ to $A_5 = B_0$ to $B_5$ and $A_6$ to $A_{11} = C_6$ to $C_{11}$  |
| Н  | Н    | L    | $A_0$ to $A_5 = C_0$ to $C_5$ and $A_6$ to $A_{11} = B_6$ to $B_{11}$  |
| Н  | Н    | Н    | $A_0$ to $A_5 = C_0$ to $C_5$ and $A_6$ to $A_{11} = C_6$ to $C_{11}$  |



#### **TERMINAL FUNCTIONS**

| PIN                                                                                                                                                                                                         | DECCRIPTION                                    |                |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|--|--|--|--|--|
| NAME                                                                                                                                                                                                        | NUMBER                                         | DESCRIPTION    |  |  |  |  |  |
| V <sub>CC</sub>                                                                                                                                                                                             | 1,17, 30                                       | Supply Voltage |  |  |  |  |  |
| GND                                                                                                                                                                                                         | ThermalPad                                     | Ground         |  |  |  |  |  |
| EN                                                                                                                                                                                                          | 8                                              | Enable Input   |  |  |  |  |  |
| SEL1                                                                                                                                                                                                        | 9                                              | Select Input   |  |  |  |  |  |
| SEL2                                                                                                                                                                                                        | 10                                             | Select Input   |  |  |  |  |  |
| A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , A <sub>3</sub> , A <sub>4</sub> , A <sub>5</sub> , A <sub>6</sub> , A <sub>7</sub> , A <sub>8</sub> , A <sub>9</sub> , A <sub>10</sub> , A <sub>11</sub> | 2, 3, 4, 5, 6, 7, 11, 12, 13, 14, 15, 16       | Data I/Os      |  |  |  |  |  |
| B <sub>0</sub> , B <sub>1</sub> , B <sub>2</sub> , B <sub>3</sub> , B <sub>4</sub> , B <sub>5</sub> , B <sub>6</sub> , B <sub>7</sub> , B <sub>8</sub> , B <sub>9</sub> , B <sub>10</sub> , B <sub>11</sub> | 41, 39, 38, 36, 34, 32, 29, 27, 25, 23, 21, 19 | Data I/Os      |  |  |  |  |  |
| C <sub>0</sub> , C <sub>1</sub> , C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub> | 42, 40, 37, 35, 33, 31, 28, 26, 24, 22, 20, 18 | Data I/Os      |  |  |  |  |  |

# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                   |                      | MIN  | MAX         | UNIT |
|------------------------------------|---------------------------------------------------|----------------------|------|-------------|------|
| V <sub>CC</sub>                    | Supply voltage range                              |                      | -0.5 | 4.6         | V    |
| V <sub>I/O</sub>                   | Analog voltage range (2)(3)(4)                    | A, B, C              | -0.5 | 7           | V    |
| V <sub>IN</sub>                    | Digital input voltage range (2)(3)                | SEL1, SEL2           | -0.5 | 7           | V    |
| I <sub>I/OK</sub>                  | Analog port diode current                         | V <sub>I/O</sub> < 0 |      | <b>–</b> 50 | mA   |
| I <sub>IK</sub>                    | Digital input clamp current                       | V <sub>IN</sub> < 0  |      | <b>–</b> 50 | mA   |
| I <sub>I/O</sub>                   | On-state switch current <sup>(5)</sup>            | A, B, C              | -128 | 128         | mA   |
| I <sub>DD</sub> , I <sub>GND</sub> | Continuous current through V <sub>DD</sub> or GND |                      | -100 | 100         | mA   |
| $\theta_{JA}$                      | Package thermal impedance <sup>(6)</sup>          | RUA package          |      | 31.8        | °C/W |
| T <sub>stg</sub>                   | Storage temperature range                         |                      | -65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- All voltages are with respect to ground, unless otherwise specified.
- The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>.
- $I_{\rm I}$  and  $I_{\rm O}$  are used to denote specific conditions for  $I_{\rm I/O}$  The package thermal impedance is calculated in accordance with JESD 51-7.



# RECOMMENDED OPERATING CONDITIONS(1)

|                 |                                  |            | MIN | MAX      | UNIT |
|-----------------|----------------------------------|------------|-----|----------|------|
| $V_{CC}$        | Supply voltage                   |            | 3   | 3.6      | V    |
| $V_{\text{IH}}$ | High-level control input voltage | SEL1, SEL2 | 2   | 5.5      | V    |
| $V_{IL}$        | Low-level control input voltage  | SEL1, SEL2 | 0   | 0.8      | V    |
| $V_{\text{IN}}$ | Input voltage                    | SEL1, SEL2 | 0   | 5.5      | V    |
| $V_{I/O}$       | Input/Output voltage             |            | 0   | $V_{CC}$ | V    |
| $T_A$           | Operating free-air temperature   |            | -40 | 85       | °C   |

All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004

# **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V  $\pm$  0.3 V (unless otherwise noted)

|                           | PARAMETER                                  |             | TEST CONDITIONS <sup>(1)</sup>                                                                      | MIN  | TYP <sup>(2)</sup> | MAX | UNIT |
|---------------------------|--------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>IK</sub>           | Digital input clamp voltage                | SEL1, SEL2  | V <sub>CC</sub> = 3.6 V, I <sub>IN</sub> = -18 mA                                                   | -1.2 | -0.8               |     | V    |
| R <sub>ON</sub>           | ON-state resistance                        | A, B, C     | $V_{CC} = 3 \text{ V}, 1.5 \text{ V} \le V_{I/O} \le V_{CC},$<br>$I_{I/O} = -40 \text{ mA}$         |      | 8                  | 12  | Ω    |
| R <sub>ON(flat)</sub> (3) | ON-state resistance flatness               | A, B, C     | $V_{CC}$ = 3 V, $V_{I/O}$ = 1.5 V and $V_{CC}$ , $I_{I/O}$ = -40 mA                                 |      | 1.5                |     | Ω    |
| $\Delta R_{ON}^{(4)}$     | On-state resistance match between channels | A, B, C     | $V_{CC} = 3 \text{ V}, 1.5 \text{ V} \le V_{I/O} \le V_{CC},$<br>$I_{I/O} = -40 \text{ mA}$         |      | 0.4                | 1   | Ω    |
| I <sub>IH</sub>           | Digital input high leakage current         | SEL1, SEL2  | $V_{CC} = 3.6 \text{ V}$ , $V_{IN} = V_{DD}$                                                        |      |                    | ±1  | μΑ   |
| I <sub>IL</sub>           | Digital input low leakage current          | SEL1, SEL2  | $V_{CC} = 3.6 \text{ V}, V_{IN} = GND$                                                              |      |                    | ±1  | μΑ   |
| I <sub>OFF</sub>          | Leakage under power off conditions         | All outputs | $V_{CC} = 0 \text{ V}, V_{I/O} = 0 \text{ to } 3.6 \text{ V}, V_{IN} = 0 \text{ to } 5.5 \text{ V}$ |      |                    | ±1  | μΑ   |
| C <sub>IN</sub>           | Digital input capacitance                  | SEL1, SEL2  | f = 1 MHz, V <sub>IN</sub> = 0 V                                                                    |      | 2.6                | 3.2 | рF   |
| C <sub>OFF</sub>          | Switch OFF capacitance                     | A, B, C     | $f = 1 \text{ MHz}, V_{I/O} = 0 \text{ V}, \text{ Output is open},$ Switch is OFF                   |      | 2                  |     | pF   |
| C <sub>ON</sub>           | Switch ON capacitance                      | A, B, C     | $f = 1 \text{ MHz}, V_{I/O} = 0 \text{ V}, \text{ Output is open},$ Switch is ON                    |      | 5.6                |     | pF   |
| I <sub>CC</sub>           | V <sub>CC</sub> supply current             |             | $V_{CC} = 3.6 \text{ V}, I_{I/O} = 0, V_{IN} = V_{DD} \text{ or GND}$                               |      | 300                | 400 | μΑ   |

- (1)  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to I/O pins,  $V_{IN}$  refers to the control inputs (2) All typical values are at  $V_{CC}$  = 3.3V (unless otherwise noted),  $T_A$  = 25°C
- (3) R<sub>ON(FLAT)</sub> is the difference of R<sub>ON</sub> in a given channel at specified voltages.
  (4) ΔR<sub>ON</sub> is the difference of R<sub>ON</sub> from center port (A<sub>5</sub>, A<sub>6</sub>) to any other ports.



#### SWITCHING CHARACTERISTICS

Over recommended operation free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V,  $R_L$  = 200  $\Omega$ ,  $C_L$  = 4 pF (unless otherwise noted) (see Figure 8 and Figure 10)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT)                                             | MIN TYP(1) | MAX | UNIT |
|-------------------------------------|-----------------|------------------------------------------------------------|------------|-----|------|
| t <sub>pd</sub> <sup>(2)</sup>      | A or B,C        | B,C or A                                                   | 40         |     | ps   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | SEL1            | A <sub>0-5</sub> or B <sub>0-5</sub> , C <sub>0-5</sub>    | 2          | 7   | ns   |
|                                     | SEL2            | A <sub>6-11</sub> or B <sub>6-11</sub> , C <sub>6-11</sub> | 2          | 7   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | SEL1            | A <sub>0-5</sub> or B <sub>0-5</sub> , C <sub>0-5</sub>    | 2          | 5   | ns   |
|                                     | SEL2            | A <sub>6-11</sub> or B <sub>6-11</sub> , C <sub>6-11</sub> | 2          | 5   | ns   |
| t <sub>sk(0)</sub> (3)              | A or B,C        | B, C or A                                                  | 6          | 30  | ps   |
| t <sub>sk(p)</sub> (4)              | A or B, C       | B, C or A                                                  | 6          | 30  | ps   |

- All typical values are at  $V_{CC}$  = 3.3V (unless otherwise noted),  $T_A$  = 25°C. The propagation delay is the calculated RC time constant of the typical ON-State resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- Output skew between center port (A<sub>5</sub>, A<sub>6</sub>) and any other channel.
- Skew between opposite transitions of the same output |t<sub>PHL</sub> t<sub>PLH</sub>|

# **DYNAMIC CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                   | TYP <sup>(1)</sup> | UNIT |
|-------------------|---------------------------------------------------|--------------------|------|
| X <sub>TALK</sub> | $R_L = 50 \Omega$ , $f = 250 MHz$ (see Figure 12) | -43                | dB   |
| O <sub>IRR</sub>  | $R_L = 50 \Omega$ , $f = 250 MHz$ (see Figure 13) | -42                | dB   |
| BW                | $R_L = 50 \Omega$ , Switch ON (see Figure 11)     | 1.675              | GHz  |

(1) All Typical Values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ .



# **OPERATING CHARACTERISTICS**



Figure 3. Gain vs Frequency



Figure 5. Crosstalk vs Frequency



Figure 4. Off Isolation vs Frequency



Figure 6. Ron vs VIN



#### PARAMETER MEASUREMENT INFORMATION

Figure 7. Enable and Disable Times



| TEST                               | V <sub>DD</sub> | S1                  | R <sub>L</sub> | V <sub>in</sub> | CL   | $V_{\Delta}$ |
|------------------------------------|-----------------|---------------------|----------------|-----------------|------|--------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 3.3 V ± 0.3 V   | 2 × V <sub>DD</sub> | 200 Ω          | GND             | 4 pF | 0.3 V        |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V ± 0.3 V   | GND                 | 200 Ω          | V <sub>DD</sub> | 4 pF | 0.3 V        |



NOTES: A.  $\ensuremath{\text{C}_{\text{L}}}$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \,\Omega$ ,  $t_r \leq 2.5 \,\text{ns}$ ,  $t_f \leq 2.5 \,\text{ns}$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

Figure 8. Test Circuit and Voltage Waveforms



### Figure 9. Skew



| TEST               | V <sub>CC</sub> | S1   | R <sub>L</sub> | V <sub>in</sub>        | C <sub>L</sub> |
|--------------------|-----------------|------|----------------|------------------------|----------------|
| t <sub>sk(o)</sub> | 3.3 V ± 0.3 V   | Open | 200 Ω          | V <sub>CC</sub> or GND | 4 pF           |
| t <sub>sk(p)</sub> | 3.3 V ± 0.3V    | Open | 200 Ω          | V <sub>CC</sub> or GND | 4 pF           |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$ 10 MHz,  $Z_0 = 50 \,\Omega$ ,  $t_r \leq 2.5 \,\text{ns}$ .
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 10. Test Circuit andf Voltage Waveforms





Figure 11. Test Circuit for Frequency Response (BW)

Frequency response is measured at the output of the ON channel. For example, when  $V_{SEL} = 0$  and  $A_0$  is the input, the output is measured at B0. All unused analog I/O ports are left open.

# **HP8753ES Setup**

Average = 4

RBW = 3 kHz

 $V_{BIAS} = 0.35 \text{ V}$ 

ST = 2 s

P1 = 0 dBM





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A 50 W termination resistor is needed to match the loading of the network analyzer.

Figure 12. Test Circuit for Crosstalk (X<sub>TALK</sub>)

Crosstalk is measured at the output of the nonadjacent ON channel. For example, when  $V_{SEL}=0$  and  $A_1$  is the input, the output is measured at  $A_3$ . All unused analog input (A) ports are connected to GND, and output (B) ports are left open.

# **HP8753ES Setup**

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A 50 W termination resistor is needed to match the loading of the network analyzer.

Figure 13. Test Circuit for OFF Isolation (O<sub>IRR</sub>)

OFF isolation is measured at the output of the OFF channel. For example, when  $V_{SEL} = GND$  and  $A_1$  is the input, the output is measured at  $1B_2$ . All unused analog input (A) ports are connected to ground, and output (B) ports are left open.

### **HP8753ES Setup**

Average = 4 RBW = 3 kHz

 $V_{BIAS} = 0.35 \text{ V}$ 

ST = 2 s

P1 = 0 dBM

# PACKAGE OPTION ADDENDUM



ww.ti.com 25-May-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TS3DDR3812RUAR   | ACTIVE                | WQFN         | RUA                | 42   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

# RUA (R-PWQFN-N42)

PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

# RUA (R-PWQFN-N42)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### 重要声明

德州仪器(TI) 及其下属子公司有权在不事先通知的情况下,随时对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权随时中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的硬件产品的性能符合 TI 标准保修的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非政府做出了硬性规定,否则没有必要对每种产品的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用TI 组件的产品和应用自行负责。为尽量减小与客户产品和应用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何TI 专利权、版权、屏蔽作品权或其它与使用了TI 产品或服务的组合设备、机器、流程相关的TI 知识产权中授予的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从TI 获得使用这些产品或服务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是TI 的专利权或其它知识产权方面的许可。

对于TI 的产品手册或数据表,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况下才允许进行复制。在复制信息的过程中对内容的篡改属于非法的、欺诈性商业行为。TI 对此类篡改过的文件不承担任何责任。

在转售TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关TI 产品或服务的明示或暗示授权,且这是非法的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

TI产品未获得用于关键的安全应用中的授权,例如生命支持应用(在该类应用中一旦TI产品故障将预计造成重大的人员伤亡),除非各方官员已经达成了专门管控此类使用的协议。购买者的购买行为即表示,他们具备有关其应用安全以及规章衍生所需的所有专业技术和知识,并且认可和同意,尽管任何应用相关信息或支持仍可能由TI提供,但他们将独力负责满足在关键安全应用中使用其产品及TI产品所需的所有法律、法规和安全相关要求。此外,购买者必须全额赔偿因在此类关键安全应用中使用TI产品而对TI及其代表造成的损失。

TI 产品并非设计或专门用于军事/航空应用,以及环境方面的产品,除非TI 特别注明该产品属于"军用"或"增强型塑料"产品。只 有TI 指定的军用产品才满足军用规格。购买者认可并同意,对TI 未指定军用的产品进行军事方面的应用,风险由购买者单独承担,并且独力负责在此类相关使用中满足所有法律和法规要求。

TI 产品并非设计或专门用于汽车应用以及环境方面的产品,除非TI 特别注明该产品符合ISO/TS 16949 要求。购买者认可并同意,如果他们在汽车应用中使用任何未被指定的产品,TI 对未能满足应用所需要求不承担任何责任。

可访问以下URL 地址以获取有关其它TI 产品和应用解决方案的信息:

|                      | 产品                                    |                       | 应用                       |
|----------------------|---------------------------------------|-----------------------|--------------------------|
| 数字音频                 | www.ti.com.cn/audio                   | 通信与电信                 | www.ti.com.cn/telecom    |
| 放大器和线性器件             | http://www.ti.com.cn/amplifiers       | 计算机及周边                | www.ti.com.cn/computer   |
| 数据转换器                | http://www.ti.com.cn/dataconverters   | 消费电子                  | www.ti.com/consumer-apps |
| DLP®产品               | www.dlp.com                           | 能源                    | www.ti.com/energy        |
| DSP - 数字信号处理器        | http://www.ti.com.cn/dsp              | 工业应用                  | www.ti.com.cn/industrial |
| 时钟和计时器               | http://www.ti.com.cn/clockandtimers   | 医疗电子                  | www.ti.com.cn/medical    |
| 接口                   | http://www.ti.com.cn/interface        | 安防应用                  | www.ti.com.cn/security   |
| 逻辑                   | http://www.ti.com.cn/logic            | 汽车电子                  | www.ti.com.cn/automotive |
| 电源管理                 | http:///www.ti.com.cn/power           | 视频和影像                 | www.ti.com.cn/video      |
| 微控制器 (MCU)           | http://www.ti.com.cn/microcontrollers | 无线通信                  | www.ti.com.cn/wireless   |
| RFID 系统              | http://www.ti.com.cn/rfidsys          |                       |                          |
| RF/IF 和 ZigBee® 解决方案 | www.ti.com.cn/radiofre                |                       |                          |
|                      | TI E2E 工程师社区                          | http://e2e.ti.com/cn/ |                          |

邮寄地址: 上海市浦东新区世纪大道 1568 号,中建大厦 32 楼 邮政编码: 200122 Copyright © 2011 德州仪器 半导体技术(上海)有限公司