

UC1843-SP

# QML CLASS V, CURRENT-MODE PWM CONTROLLER

Check for Samples: UC1843-SP

#### FEATURES

- QML-V Qualified, SMD 5962-86704
- Rad-Tolerant: 50 kRad (Si) TID (ELDRS Free) (1)
- Controlled Baseline
- Optimized For Off-line and DC-to-DC Converters
- Low Start-Up Current (<1 mA)
- Automatic Feed Forward Compensation
- Pulse-by-Pulse Current Limiting
- Enhanced Load Response Characteristics
- Under-Voltage Lockout With Hysteresis
- Double Pulse Suppression
- High Current Totem Pole Output
- Internally Trimmed Bandgap Reference
- 500-kHz Operation
- Low R<sub>o</sub> Error Amp



 Radiation tolerance is a typical value based upon initial device qualification with dose rate = 10 mrad/sec. Radiation Lot Acceptance Testing is available - contact factory for details.

## DESCRIPTION

The UC1843 family of control devices provides the necessary features to implement off-line or dc-to-dc fixed frequency current mode control schemes with a minimal external parts count. Internally implemented circuits include under-voltage lockout featuring start up current less than 1 mA, a precision reference trimmed for accuracy at the error amp input, logic to insure latched operation, a PWM comparator which also provides current limit control, and a totem pole output stage designed to source or sink high peak current. The output stage, suitable for driving N-Channel MOSFETs, is low in the off state. The under-voltage lockout threshold is 8.4 V and maximum duty cycle range is around 100%.

## BLOCK DIAGRAM



Note 1: A/B A = DIL-8 Pin Number B = SO-14 and CFP-14 Pin Number

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# UC1843-SP

TEXAS INSTRUMENTS

www.ti.com

#### SLUS981 – MARCH 2010

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER          | TOP-SIDE MARKING                 |
|----------------|------------------------|--------------------------------|----------------------------------|
|                | KGD                    | 5962-8670410V9A <sup>(3)</sup> | NA                               |
|                | JG                     | 5962-8670410VPA <sup>(3)</sup> | 8670410VPA / UC1843-SP           |
| –55°C to 125°C | JG                     | 5962-8670402VPA                | 8670402VPA / UC1843              |
|                | FK                     | 5962-8670402VXA                | 5962-8670402VXA /<br>UC1843LQMLV |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging

(3) Radiation tolerant version

#### **BARE DIE INFORMATION**

| DIE THICKNESS | BACKSIDE FINISH        | BACKSIDE<br>POTENTIAL | BOND PAD<br>METALLIZATION COMPOSITION |
|---------------|------------------------|-----------------------|---------------------------------------|
| 15 mils.      | Silicon with backgrind | Insulated             | AICu (0.5%)                           |



Origin

#### Table 1. BOND PAD COORDINATES (in Mils)

| DESCRIPTION                    | PAD NUMBER | а     | b     | С     | d     |
|--------------------------------|------------|-------|-------|-------|-------|
| COMP                           | 1          | 78.70 | 63.40 | 82.90 | 67.60 |
| V <sub>FB</sub>                | 2          | 70.60 | 63.40 | 74.80 | 67.60 |
| I <sub>SENSE</sub>             | 3          | 39.40 | 63.40 | 43.60 | 67.60 |
| R <sub>T</sub> /C <sub>T</sub> | 4          | 18.60 | 61.20 | 22.60 | 65.60 |
| PWR GROUND                     | 5          | 17.80 | 11.70 | 22.00 | 15.90 |
| GROUND                         | 6          | 17.40 | 3.90  | 21.80 | 8.10  |
| OUTPUT                         | 7          | 32.60 | 6.40  | 36.80 | 10.60 |
| V <sub>C</sub>                 | 8          | 47.50 | 6.40  | 51.70 | 10.60 |
| V <sub>CC</sub>                | 9          | 54.60 | 6.40  | 58.80 | 10.60 |
| V <sub>REF</sub>               | 10         | 68.70 | 6.40  | 72.90 | 10.60 |
| NC                             | TESTPAD    | 87.10 | 6.30  | 90.80 | 10.30 |
| NC                             | TESTPAD    | 87.10 | 12.60 | 90.80 | 16.60 |
| NC                             | TESTPAD    | 87.10 | 18.00 | 90.80 | 22.00 |
| NC                             | TESTPAD    | 87.10 | 24.30 | 90.80 | 28.30 |
| NC                             | TESTPAD    | 87.10 | 30.60 | 90.80 | 34.60 |

Pod ct Folde Lines UC184. SF

Copyright © 2010 Texas Instruments Incorporated

2



SLUS981 - MARCH 2010



#### **ABSOLUTE MAXIMUM RATINGS**

|                               |                         | UNIT            |
|-------------------------------|-------------------------|-----------------|
| Cupply voltage                | Low impedance source    | 30 V            |
| Supply voltage                | I <sub>CC</sub> < 30 mA | Self Limiting   |
| Output current                |                         | ±1 A            |
| Output energy (capacitive loa | ad)                     | 5 μJ            |
| Analog inputs (Pins 2, 3)     |                         | –0.3 V to 6.3 V |
| Error amp output sink curren  | t                       | 10 mA           |
| Storage temperature range     | –65°C to 150°C          |                 |
| Junction temperature range    |                         | –55°C to 150°C  |

Pod ct Folde Lines UC184. SF



#### SLUS981 - MARCH 2010

#### **ELECTRICAL CHARACTERISTICS**

| Unless otherwise stated, these specifications apply for $-55^{\circ}C \le T_A \le 125^{\circ}C$ ; $V_{CC} = 15 V^{(1)}$ ; $R_T = 10 kW$ ; $C_T = 3.3 nF$ , $T_A = T_J$ . |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                          |  |

| PARAMETER                     | TEST CONDITI                                                         | MIN                      | TYP  | MAX  | UNIT |       |
|-------------------------------|----------------------------------------------------------------------|--------------------------|------|------|------|-------|
| REFERENCE SECTION             |                                                                      |                          |      |      |      |       |
| Output Voltage <sup>(2)</sup> | T 25%C   1 mA                                                        | For SMD device option 10 | 4.94 | 5.00 | 5.06 | V     |
| Output voltage                | $T_{\rm J} = 25^{\circ}{\rm C}, \ {\rm I}_{\rm O} = 1 \ {\rm mA}$    | For SMD device option 02 | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation               | $12 \text{ V} \leq \text{V}_{\text{IN}} \leq 25 \text{ V}$           |                          |      | 6    | 20   |       |
| Load Regulation               | 1 mA ≤ I <sub>O</sub> ≤ 20 mA                                        |                          |      | 6    | 25   | mV    |
| Temperature Stability         | See <sup>(3) (4)</sup>                                               |                          |      | 0.2  | 0.4  | mV/°C |
| Total Output Variation        | Line, load, tempature <sup>(3)</sup>                                 |                          | 4.9  |      | 5.1  | V     |
| Output Noise Voltage          | 10 Hz $\leq$ f $\leq$ 10 kHz, T <sub>J</sub> = 25°C <sup>(3)</sup>   |                          |      | 50   |      | μV    |
| Long Term Stability           | $T_A = 125^{\circ}C$ , 1000 Hrs <sup>(3)</sup>                       |                          |      | 5    | 25   | mV    |
| Output Short Circuit          |                                                                      |                          | -30  | -100 | -180 | mA    |
| OSCILLATOR SECTION            | l <sup>'</sup>                                                       |                          | •    |      |      | ł     |
| Initial Accuracy              | $T_{\rm J} = 25^{\circ} {\rm C}^{(5)}$                               |                          | 47   | 52   | 57   | kHz   |
| Voltage Stability             | $12 \text{ V} \le \text{V}_{\text{CC}} \le 25 \text{ V}$             |                          |      | 0.2  | 1    | %     |
| Temperature Stability         | $T_{MIN} \le T_A \le T_{MAX}$ <sup>(3)</sup>                         |                          |      |      |      | %     |
| Amplitude                     | V <sub>PIN</sub> 4 peak-to-peak <sup>(3)</sup>                       |                          |      | 1.7  |      | V     |
| ERROR AMP SECTION             | +                                                                    |                          | •    |      |      |       |
| Input Voltage                 | V <sub>PIN 1</sub> = 2.5 V                                           |                          | 2.45 | 2.50 | 2.55 | V     |
| Input Bias Current            |                                                                      |                          |      | -0.3 | -1   | μA    |
| A <sub>VOL</sub>              | $2 \text{ V} \leq \text{V}_{\text{O}} \leq 4 \text{ V}$              |                          | 65   | 90   |      | dB    |
| Unity Gain Bandwidth          | $T_{\rm J} = 25^{\circ}C^{(3)}$                                      |                          | 0.7  | 1    |      | MHz   |
| PSRR                          | $12 \text{ V} \leq \text{V}_{\text{CC}} \leq 25 \text{ V}$           |                          | 60   | 70   |      | dB    |
| Output Sink Current           | V <sub>PIN 2</sub> = 2.7 V, V <sub>PIN 1</sub> = 1.1 V               |                          | 2    | 6    |      |       |
| Output Source Current         | V <sub>PIN 2</sub> = 2.3 V, V <sub>PIN 1</sub> = 5 V                 |                          | -0.5 | -0.8 |      | mA    |
| V <sub>OUT</sub> High         | $V_{\text{PIN 2}}$ = 2.3 V, $R_{\text{L}}$ = 15 k $\Omega$ to ground |                          | 5    | 6    |      |       |
| V <sub>OUT</sub> Low          | $V_{\text{PIN 2}}$ = 2.7 V, $R_{\text{L}}$ = 15 k $\Omega$ to Pin 8  |                          |      | 0.7  | 1.1  | V     |
| CURRENT SENSE SEC             | TION                                                                 |                          |      |      |      |       |
| Gain                          | See <sup>(6)</sup> <sup>(7)</sup>                                    |                          | 2.85 | 3    | 3.15 | V/V   |
| Maximum Input Signal          | $V_{PIN 1} = 5 V^{(6)}$                                              |                          | 0.9  | 1    | 1.1  | V     |
| PSRR                          | $12 \text{ V} \le \text{V}_{\text{CC}} \le 25 \text{ V}^{(3)}$ (6)   |                          |      | 70   |      | dB    |
| Input Bias Current            |                                                                      |                          |      | -2   | -10  | μA    |
| Delay to Output               | $V_{PIN 3} = 0 V \text{ to } 2 V$ <sup>(3)</sup>                     |                          |      | 150  | 300  | ns    |
| OUTPUT SECTION                |                                                                      |                          |      |      |      |       |
|                               | I <sub>SINK</sub> = 20 mA                                            |                          |      | 0.1  | 0.4  |       |
| Output Low Level              | I <sub>SINK</sub> = 200 mA                                           |                          |      | 1.5  | 2.2  | .,    |
| Output Link 1                 | I <sub>SOURCE</sub> = 20 mA                                          |                          | 13   | 13.5 |      | V     |
| Output High Level             | I <sub>SOURCE</sub> = 200 mA                                         |                          | 12   | 13.5 |      |       |

(1) Adjust  $V_{CC}$  above the start threshold before setting at 15 V.

(2) V<sub>REF</sub> parameter is sensitive to very high temperature die attach/die assembly processes. Processing conditions should not exceed 170°C/24 hours or 245°C/40 seconds.

(3) These parameters, although specified, are not 100% tested in production.

(4) Temperature stability, sometimes referred to as average temperature coefficient, is described by the equation:

Ρ

Temp Stability = 
$$\frac{V_{REF}(max) - VREF(min)}{T_{el}(max) - T_{el}(min)}$$

 $\frac{1}{TJ(max) - TJ(min)} = \frac{1}{TJ(max) - TJ(min)} = \frac{1}{V_{REF(max)}}$  and  $V_{REF(min)}$  are the maximum and minimum reference voltages measured over the appropriate temperature range. Note that the extremes in voltage do not necessarily occur at the extremes in temperature.

d ct Folde Links, UC1841-SF

(5) Output frequency equals oscillator frequency.

(6) Parameter measured at trip point of latch with 
$$V_{PIN 2} = 0$$
.

- (7) Gain defined as:  $A = \frac{\Delta V P I N 1}{\Delta V P I N 3}$ ,  $0 \le V P I N 3 \le 0.8 V$
- 4 Submit Documentation Feedback



## **ELECTRICAL CHARACTERISTICS (continued)**

| Unless otherwise state                  | d, these specifications apply for –55°C ≤ $T_A$ ≤ 125°C; $V_{CC}$ = 15 V <sup>(1</sup> | <sup>)</sup> ; R <sub>T</sub> = 10 k | W; C <sub>T</sub> = 3 | .3 nF,T <sub>A</sub> | = T <sub>J.</sub> |
|-----------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------|-----------------------|----------------------|-------------------|
| PARAMETER                               | TEST CONDITIONS                                                                        | MIN                                  | TYP                   | MAX                  | UNIT              |
| Rise Time                               | $T_J = 25^{\circ}C, C_L = 1 \text{ nF}^{(3)}$                                          |                                      | 50                    | 150                  | 20                |
| Fall Time                               | $T_J = 25^{\circ}C, C_L = 1 \text{ nF}^{(3)}$                                          |                                      | 50                    | 150                  | ns                |
| UNDER-VOLTAGE LOC                       | KOUT SECTION                                                                           |                                      |                       |                      |                   |
| Start Threshold                         |                                                                                        | 7.8                                  | 8.4                   | 9.0                  |                   |
| Min. Operating Voltage<br>After Turn On |                                                                                        | 7.0                                  | 7.6                   | 8.2                  | V                 |
| PWM SECTION                             |                                                                                        |                                      |                       |                      |                   |
| Maximum Duty Cycle                      | For SMD device option 10                                                               | 94                                   | 97                    | 100                  | %                 |
| Maximum Duty Cycle                      | For SMD device option 02                                                               | 93                                   | 97                    | 100                  | %                 |
| Minimum Duty Cycle                      |                                                                                        |                                      |                       | 0                    | %                 |
| TOTAL STANDBY CUR                       | RENT                                                                                   |                                      |                       |                      |                   |
| Start-Up Current                        |                                                                                        |                                      | 0.5                   | 1                    |                   |
| Operating Supply<br>Current             | V <sub>PIN 2</sub> = V <sub>PIN 3</sub> = 0 V                                          |                                      | 11                    | 17                   | mA                |
| V <sub>CC</sub> Zener Voltager          | I <sub>CC</sub> = 25 mA                                                                | 30                                   | 34                    |                      | V                 |

## ERROR AMP CONFIGURATION

Error amp can source or sink up to 0.5 mA.



#### UNDER-VOLTAGE LOCKOUT

During under-voltage lock-out, the output drive is biased to sink minor amounts of current. Pin 6 should be shunted to ground with a bleeder resistor to prevent activating the power switch with extraneous leakage currents.

Pod ct Folde Lini s, UC1841 SF





SLUS981-MARCH 2010



www.ti.com

## **CURRENT SENSE CIRCUIT**

A small RC filter may be required to suppress switch transients.



#### **OSCILLATOR SECTION**



#### **OUTPUT SATURATION CHARACTERISTICS**



Copyright © 2010, Texas Instruments Incorporated Podict Folde Linitis, UC184 SF

7

INSTRUMENTS

Texas

## ERROR AMPLIFIER OPEN-LOOP FREQUENCY RESPONSE



## **OPEN-LOOP LABORATORY FIXTURE**

High peak currents associated with capacitive loads necessitate careful grounding techniques. Timing and bypas capacitors should be conected close to pin 5 in a single point ground. The transistor and 5k potentiometer are used to sample the oscillator waveform and apply an adjustable ramp to pin 3.



#### SHUTDOWN TECHNIQUES

Shutdown of the UC1843 can be accomplished by two methods; either raise pin 3 above 1 V or pull pin 1 below a voltage two diode drops above ground. Either method causses the output of the PWM comparator to be high (refer to block diagram). The PWM latch is reset dominant so that the output will remain low until the next clock cycle after the shutdown condition at pin 1 and/or 3 is removed. In one example, an externally latched shutdown may be accomplished by adding an SCR which will be reset by cycling  $V_{CC}$  below the lower UVLO threshold. At this pint the reference turns off, allowing the SCR to reset.



Pod ct Folde Links) UC184. SF



#### SLUS981-MARCH 2010

## **OFFLINE FLYBACK REGULATOR**



#### **Power Supply Specifications**

- Input Voltages
  (a) 5VAC to 130VA (50 Hz/60 Hz)
- 2. Line Isolation: 3750 V
- 3. Switchng Frequency: 40 kHz
- 4. Efficiency at Full Load 70%
- 5. Output Voltage:
  - (a) +5 V, ±5%; 1A to 4A load Ripple voltage: 50 mV P-P Max
  - (b) +12 V, ±3%; 0.1A to 0.3A load Ripple voltage: 100 mV P-P Max
  - (c) -12 V, ±3%; 0.1A to 0.3A load Ripple voltage: 100 mV P-P Max

#### **SLOPE COMPENSATION**

A fraction of the oscillator ramp can be resistively summed with the current sense signal to provide slope compensation for converters requiring duty cycles over 50%.



Pod ct Folde Links, UC1841-SF

**V** INSTRUMENTS

www.ti.com

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| 5962-8670402VPA  | ACTIVE                | CDIP            | JG                 | 8    | 1              | TBD                     | A42              | N / A for Pkg Type           |
| 5962-8670402VXA  | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                     | POST-PLATE       | N / A for Pkg Type           |
| 5962-8670410V9A  | ACTIVE                | XCEPT           | KGD                | 0    | 100            | TBD                     | Call TI          | N / A for Pkg Type           |
| 5962-8670410VPA  | ACTIVE                | CDIP            | JG                 | 8    | 1              | TBD                     | A42              | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1843-SP :

Catalog: UC1843

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



# **MECHANICAL DATA**

MCER001A - JANUARY 1995 - REVISED JANUARY 1997



#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T8



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |
|                             |                        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

# www.BDTIC.com/TI