## FEATURES

-2 V to +6 V Output Range
$2.5 \Omega$ Output Resistance
2.5 ns Tr/Tf for a 3 V Step

300 MHz Toggle Rate
Can Drive $25 \Omega$ Lines and Lower
Peak Dynamic Current Capability of 400 mA
Inhibit Leakage <1 $\mu \mathrm{A}$
On-Chip Temperature Sensor

## APPLICATIONS

## Automatic Test Equipment <br> Semiconductor Test Systems <br> Board Test Systems <br> Instrumentation and Characterization Equipment

## PRODUCT DESCRIPTION:

The AD53500 is a complete high speed driver designed for use in digital or mixed signal test systems where high speed and high output drive capabilities are needed. Combining a high speed monolithic process and a unique surface mount package, this product attains superb electrical performance while preserving optimum packing densities and long-term reliability thanks to an ultrasmall 20-lead, PSOP package with built-in heat sink.
High and low reference levels can be set within a -2 V to +6 V range with low offset voltage and high gain accuracy. A $2.5 \Omega$ output resistance allows use of an external backmatch resistor for application to $50 \Omega, 25 \Omega$ or other complex impedance load requirements. Without a backmatch resistor it is also capable of driving highly capacitive loads, typically achieving a rise/fall time

FUNCTIONAL BLOCK DIAGRAM

of less than 10 ns with a 1000 pF capacitance. To test I/O devices, the pin driver can be switched into a high impedance state (Inhibit Mode), electrically removing the driver from the path. The pin driver leakage current in inhibit is typically less than $1 \mu \mathrm{~A}$ and output capacitance is typically less than 18 pF .
Transitions from HI/LO or to inhibit are controlled through the data and inhibit inputs. The input circuitry utilizes high-speed differential inputs with a common-mode range of -2 V to +5 V . This allows for direct interface to the precision of differential ECL timing or the simplicity of stimulating the pin driver from a single-ended CMOS or TTL logic source or any combination over the common-mode range. The analog logic $\mathrm{HI} / \mathrm{LO}$ inputs are equally easy to interface, typically requiring $50 \mu \mathrm{~A}$ of bias current.

REV. 0

[^0] otherwise under any potent or patent rights of in lo! De ces unless otherwise noted. All temperature coefficients are measured over $\mathrm{T}_{\mathrm{J}}=75^{\circ} \mathrm{C}-95^{\circ} \mathrm{C}$ ). (In test figures, voltmeter loading is $1 \mathrm{M} \Omega$ or greater, scope probe loading is $100 \mathrm{k} \Omega$ in parallel with 5 pF .) 39 nF capacitors must be connected between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {Hocp }}$ and between $\mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\text {LOcPL }}$.



## NOTES

Connecting or shorting the decoupling capacitors to ground will result in the destruction of the device.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$ <br> Power Supply Voltage

$$
\text { +V }{ }_{S} \text { to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . + } 11 \mathrm{~V}
$$

$$
\text { -V } \text { V }_{\text {s }} \text { to } \text {. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -7 V }
$$

$+\mathrm{V}_{\mathrm{S}}$ to $-\mathrm{V}_{\mathrm{S}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +18 V
Inputs

DATA to $\overline{\text { DATA }}$, INH to $\overline{\mathrm{INH}} \ldots . . . . . . . . . . . . \pm 3 \mathrm{~V}$


Outputs
$V_{\text {OUT }}$ Short Circuit Duration to Ground ........ . Indefinite $^{2}$
Vout Range in Inhibit Mode . . . . . . . . . . . . See Figure 1
$\mathrm{V}_{\text {HDCPL }}$. . . . . . . Do Not Connect Except for Cap to $\mathrm{V}_{\mathrm{CC}}^{3}$
$V_{\text {LDCPL }}$. . . . . . . . . Do Not Connect Except for Cap to $\mathrm{V}_{\mathrm{EE}}{ }^{3}$
THERM ......................................... $+V_{S}, 0$ V
Environmental
Operating Temperature (Junction) . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec$)^{4} \ldots \ldots . . .+260^{\circ} \mathrm{C}$

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Absolute maximum limits apply individually, not in combination. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ Output short circuit protection is guaranteed as long as proper heat sinking is employed to ensure compliance with the operating temperature limits
${ }^{3}$ The $V_{\text {HDCPL }}$ and $V_{\text {LDCPL }}$ capacitors may be replaced by a low value resistor for higher dc-current drive capability.
${ }^{4}$ To ensure lead coplanarity ( $\pm 0.002$ inches) and solderability, handling with bare hands should be avoided and the device should be stored in environments at $24^{\circ} \mathrm{C}$ $\pm 5^{\circ} \mathrm{C}\left(75^{\circ} \mathrm{F} \pm 10^{\circ} \mathrm{F}\right)$ with relative humidity not to exceed $65 \%$.


FIGURE 1 SHOWS THE MAXIMUM ALLOWABLE LIMITS FOR $V_{\text {OUT }}$ AS A FUNCTION OF $\mathrm{V}_{\text {HIGH }}$ AND $\mathrm{V}_{\text {LOw }}$ WHEN THE DRIVER IS OPERATING IN INHIBIT MODE. THE LIMITS, AS STATED BEFORE, ARE MAXIMUM RATINGS ONLY, AND SHOULD NOT BE USED AS THE PART'S NORMAL OPERATING RANGE. THIS RANGE APPLIES ONLY TO SUPPLIES OF $+\mathrm{V}_{\mathrm{S}}=+10 \mathrm{~V}$ AND $-\mathrm{V}_{\mathrm{S}}=-6 \mathrm{~V}$ AND SHOULD BE DERATED PROPORTIONALLY FOR LOWER SUPPLIES.

$$
\mathrm{V}_{\mathrm{HIGH}} / \mathrm{V}_{\mathrm{LOW}}
$$

Figure 1. Absolute Maximum Ratings for Vout

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD53500 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

REV. 0

PIN CONFIGURATION


Table I. Pin Driver Truth Table

| DATA | $\overline{\text { DATA }}$ | INH | $\overline{\text { INH }}$ | Output <br> State |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | 0 | 1 | $\mathrm{~V}_{\mathrm{L}}$ |
| 1 | 0 | 0 | 1 | $\mathrm{~V}_{\mathrm{H}}$ |
| 0 | 1 | 1 | 0 | Hi Z |
| 1 | 0 | 1 | 0 | $\mathrm{Hi}-\mathrm{Z}$ |

Table II. Package Thermal Characteristics

| Air Flow, FM | $\boldsymbol{\theta}_{\mathbf{J C}},{ }^{\circ} \mathbf{C} / \mathbf{W}$ | $\boldsymbol{\theta}_{\mathbf{J A}},{ }^{\circ} \mathbf{C} / \mathbf{W}$ |
| :--- | :--- | :--- |
| 50 | 3.28 | 49.1 |
| 400 | 3.91 | 33.74 |

## PIN FUNCTION DESCRIPTIONS

| Pin Name | Pin Number | Description |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | 1,2 | Positive Power Supply. Both pins should be connected to minimize inductance and allow maximum speed of operation. $\mathrm{V}_{\mathrm{CC}}$ should be decoupled to GND with a low inductance $0.1 \mu \mathrm{~F}$ capacitor. |
| $\mathrm{V}_{\mathrm{EE}}$ | 8, 9 | Negative Power Supply. Both pins should be connected to keep the inductance down and allow maximum speed of operation. $\mathrm{V}_{\mathrm{EE}}$ should be decoupled to GND with a low inductance $0.1 \mu \mathrm{~F}$ capacitor. |
| GND | $4,6,14,16,17$ | Device Ground. These pins should be connected to the circuit board's ground plane at the pins. |
| $\mathrm{V}_{\mathrm{L}}$ | 15 | Analog input that sets the voltage level of a Logic 0 of the driver. Determines the driver output for $\overline{\text { DATA }}>$ DATA. |
| $\mathrm{V}_{\mathrm{H}}$ | 18 | Analog input that sets the voltage level of a Logic 1 of the driver. Determines the driver output for DATA $>\overline{\text { DATA. }}$ |
| $\mathrm{V}_{\text {OUT }}$ | 5 | The Driver Output. |
| $\mathrm{V}_{\text {HDCPL }}$ | 3 | Internal supply decoupling for the output stage. This pin is connected to $\mathrm{V}_{\mathrm{CC}}$ through a 39 nF (minimum) capacitor. |
| $\mathrm{V}_{\text {LDCPL }}$ | 7 | Internal supply decoupling for the output stage. This pin is connected to $\mathrm{V}_{\mathrm{EE}}$ through a 39 nF (minimum) capacitor. |
| INH, $\overline{\mathrm{INH}}$ | 10, 11 | Differential inputs that control the high impedance state of the driver. When $\mathrm{INH}>\overline{\mathrm{INH}}$, the driver goes into a high impedance state. |
| DATA, $\overline{\text { DATA }}$ | 13, 12 | Differential inputs that determine the high and low state of the driver. Driver output is high for DATA > DATA. |
| TV ${ }_{\text {CC }}$ | 19 | Temperature Sensor Startup Pin. This pin should be connected to $\mathrm{V}_{\mathrm{CC}}$. |
| THERM | 20 | Temperature sensor output pin. A resistor ( $10 \mathrm{k} \Omega$ ) should be connected between THERM and $\mathrm{V}_{\mathrm{CC}}$. The approximate die temperature can be determined by measuring the current through the resistor. The typical scale factor is $1 \mu \mathrm{~A} / \mathrm{K}$. |

## ORDERING GUIDE

|  | Package <br> Description | Shipment Method, <br> Quantity Per <br> Shipping Container | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD53500JRP | 20-Lead Power SOIC | Tube, 38 Pieces | RP-20 |

## APPLICATION INFORMATION

## Power Supply Distribution, Bypassing and Sequencing

 The AD53500 draws substantial transient currents from its power supplies when switching between states and careful design of the power distribution and bypassing is key to obtaining specified performance. Supplies should be distributed using broad, low inductance traces or (preferably) planes in a multilayered board with a dedicated ground-plane layer. All of the device's power supply pins should be used to minimize the internal inductance presented by the part's bond wires. Each supply must be bypassed to ground with at least one $0.1 \mu \mathrm{~F}$ capacitor; chip-style capacitors are preferable as they minimize inductance. One or more $10 \mu \mathrm{~F}$ (or greater) Tantalum capacitors per board are also advisable to provide additional local energy storage.The AD53500's current-limit circuitry also requires external bypass capacitors. Figure 2 shows a simplified schematic of the positive current-limit circuit. Excessive collector current in output transistor Q 49 creates a voltage drop across the $5 \Omega$ resistor, which turns on PNP transistor Q48. Q48 diverts the rising-edge slew current, shutting down the current mirror and removing the output stage's base drive. The $\mathrm{V}_{\mathrm{HDCPL}}$ pin should be bypassed to the positive supply with a $0.039 \mu \mathrm{~F}$ capacitor, while the $V_{\text {LDCPL }}$ pin (not shown) requires a similar capacitor to the negative supply. These capacitors ensure that the AD53500 does not current-limit during normal output transitions up its full 8 V rated step size. Both capacitors must have minimumlength connections to the AD53500. Here again, chip capacitors are ideal.

Several points about the current-limit circuitry should be noted. First, the limiting currents are not tightly controlled, as they are functions of both absolute transistor $\mathrm{V}_{\mathrm{BE}}$ and junction temperature; higher dc output current is available at lower junction temperatures. Second, it is essential to connect the V HDCPL
capacitor to the positive supply (and the $\mathrm{V}_{\text {LDCPL }}$ capacitor to the negative supply)-failure to do so causes considerable thermal stress in the current-limiting resistor(s) during normal supply sequencing and may ultimately cause them to fail, rendering the part nonfunctional. Finally, the AD53500 may appear to function normally for small output steps (less than 3 V or so) if one or both of these caps is absent, but it may exhibit excessive rise or fall times for steps of larger amplitude.
The AD53500 does not require special power-supply sequencing. However, good design practice dictates that digital and analog control signals not be applied to the part before the supplies are stable. Violating this guideline will not normally destroy the part, but the active inputs can draw considerable current until the main supplies are applied.


Figure 2. Simplified Schematic of the AD53500 Output Stage and Positive Current-Limit Circuitry


Figure 3. Evaluation Board Schematic

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
20-Lead Thermally Enhanced Small Outline Package (PSOP)



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is aranted hy imalication or

