## FEATURES

Step-up switching regulator with 2 A power switch
650 kHz or 1.2 MHz switching frequency 650 kHz or 1.2 MHz switching frequency Output adjustable to 20 V
350 mA logic voltage regulator
Selectable output voltages: $2.5 \mathrm{~V}, \mathbf{2 . 8 5} \mathbf{~ V}, \mathbf{3 . 3} \mathrm{~V}$
$V_{\text {com }}$ amplifier with $\mathbf{3 0 0} \mathbf{m A}$ drive
Gate pulse modulation circuitry
Independently adjustable delay and falling slope
General
3 V to 5.5 V input
Undervoltage lockout
Thermal shutdown
24-lead, Pb-free LFCSP package

## APPLICATIONS

TFT LCD panels for monitors, TVs, and notebooks

## unw. BDTI C.

## GENERAL DESCRIPTION

The ADD8754 is optimized for use in TFT LCD applications, requiring only external charge pump components to provide all the requirements for panel power, $\mathrm{V}_{\text {сом, }}$, and gate modulation. Included in a single chip are a high frequency step-up dc-to-dc switching regulator, logic voltage regulator, $\mathrm{V}_{\text {сом }}$ amplifier, and gate pulse modulation circuitry.

The step-up dc-to-dc converter provides up to 20 V output and includes a 2 A internal switch. Either a 650 kHz or 1.2 MHz stepup switching regulator frequency can be chosen, allowing easy filtering and low noise operation. It achieves $93 \%$ efficiency and features soft start to limit the inrush current at startup.

The internal voltage regulator operates with an input voltage range of 3 V to 5.5 V and delivers a load current of up to

## Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


350 mA . Three selectable output voltages are available: 2.5 V , 2.85 V , and 3.3 V .

The proprietary $\mathrm{V}_{\text {сом }}$ amplifier can deliver a peak output current of 300 mA and is specifically designed to drive TFT panel loads.

The gate pulse modulator allows shaping of the TFT gate high voltage to improve image quality. The integrated switches provide the ability to independently control the delay and slope for the gate drive voltage.

The ADD8754 is offered in a 24 -lead, Pb -free LFCSP package and is specified over the industrial temperature range of -40 to $+85^{\circ} \mathrm{C}$.

[^0]
## ADD8754

## TABLE OF CONTENTS

Specifications. .....  3
Step-Up Switching Regulator Specifications. ..... 3
LDO Regulator Specifications .....  4
$\mathrm{V}_{\text {Сом }}$ Amplifier Specifications ..... 5
Gate Pulse Modulator Specifications .....  .6
General Specifications ..... 6
Absolute Maximum Ratings .....  7
ESD Caution .....  7
Pin Configuration and Function Descriptions. ..... 8
Typical Performance Characteristics .....  9
Theory of Operation ..... 12
Current-Mode, Step-Up Switching Regulator Operation ..... 12
$V_{\text {сом }}$ Amplifier ..... 16
Gate Pulse Modulator Circuit ..... 16
Power-Up Sequence ..... 17
Shutdown ..... 17
UVLO ..... 17
Power Dissipation. ..... 18
Layout Guidelines. ..... 19
Typical Application Circuits ..... 20
Outline Dimensions ..... 25
Ordering Guide ..... 25

## REVISION HISTORY

4/05—Revision 0: Initial Version
umw. BDTI C. com/ADI

## SPECIFICATIONS

STEP-UP SWITCHING REGULATOR SPECIFICATIONS
VIN_1 $=$ VIN_2 $=\overline{\text { SHDN }}=5 \mathrm{~V}, \mathrm{Vout}^{1}=\mathrm{VDD}_{-} 1=\mathrm{VDD}_{-} 2=14 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{FREQ}=\mathrm{GND}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY Input Voltage Range | VIN |  | 3.0 |  | 5.5 | V |
| OUTPUT ${ }^{1}$ <br> Output Voltage Range <br> Load Regulation <br> Line Regulation <br> Load Regulation <br> Line Regulation <br> Overall Regulation | Vout ${ }^{1}$ | $\begin{aligned} & 10 \mathrm{~mA} \leq \text { ILOAD } \leq 150 \mathrm{~mA}, \text { Vout }^{1}=10 \mathrm{~V} \\ & \text { I LOAD }=350 \mathrm{~mA}, 4.5 \mathrm{~V} \leq \text { VIN_ }^{2} \leq 5.5 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{I}_{\text {LOAD }} \leq 150 \mathrm{~mA}, \text { VOUT }^{1}=10 \mathrm{~V} \\ & \text { ILOAD }=150 \mathrm{~mA}, 3.0 \mathrm{~V} \leq \text { VIN }^{1} 1 \leq 5.5 \mathrm{~V} \\ & \text { Line, load, temperature }\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right) \end{aligned}$ | $-3$ | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | 20 +3 | $\mu \mathrm{V} / \mathrm{mA}$ <br> mV <br> $\mu \mathrm{V} / \mathrm{mA}$ <br> mV <br> \% |
| REFERENCE Feedback Voltage | VFB |  | 1.200 | 1.211 | 1.220 | V |
| ERROR AMPLIFIER <br> Transconductance <br> Gain Input Bias Current | $G_{m e a}$ <br> Av <br> $I_{B}$ |  |  | $\begin{aligned} & 100 \\ & 1000 \\ & 225 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{A} / \mathrm{V}$ <br> V/V <br> nA |
| SWITCH <br> On Resistance Leakage Current Peak Current Limit | RDs (oN) lıkg | $\mathrm{V} \mathrm{Lx}=14 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{GND}$ |  | $\begin{aligned} & 170 \\ & 0.5 \\ & 2.6 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{m} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~A} \\ & \hline \end{aligned}$ |
| OSCILLATOR <br> Oscillator Frequency <br> Maximum Duty Cycle | Fosc <br> $D_{\text {max }}$ | $\begin{aligned} & \text { FREQ }=\text { GND } \\ & \text { FREQ }=\text { VIN_1 } \\ & \text { VFB }=1 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 650 \\ & 1.2 \\ & 90 \\ & \hline \end{aligned}$ | 95 | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{MHz} \\ & \% \end{aligned}$ |
| SOFT START Peak Current |  | SS = GND |  | 2.5 |  | $\mu \mathrm{A}$ |

${ }^{1}$ Refer to the Figure 23.

## ADD8754

## LDO REGULATOR SPECIFICATIONS

VIN_1 $=$ VIN_2 $=\overline{\text { SHDN }}=5 \mathrm{~V}, \mathrm{ADJ}=$ LDO_OUT, ${ }^{1} \mathrm{CLDO}=2.2 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Conditions \& Min \& Typ \& Max \& Unit \\
\hline INPUT Input Voltage Range \& VIN \({ }^{2}\) \& \[
\begin{aligned}
\& \text { ADJ }=\text { LDO_OUT }^{1} \\
\& \text { ADJ }=\text { OPEN }^{3} \\
\& \text { ADJ }=\text { GND }^{4}
\end{aligned}
\] \& \[
\begin{aligned}
\& 3.0 \\
\& 3.35 \\
\& 3.8 \\
\& \hline
\end{aligned}
\] \& \& \[
\begin{aligned}
\& 5.5 \\
\& 5.5 \\
\& 5.5 \\
\& \hline
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~V} \\
\& \mathrm{~V}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
OUTPUT \\
Output Voltage \\
Voltage Accuracy \\
Line Regulation \\
Load Regulation \\
Dropout Voltage \\
Current Limit
\end{tabular} \& \begin{tabular}{l}
LDO_OUT \\
Vorop \\
ILDPK
\end{tabular} \&  \& -3 \& \[
\begin{aligned}
\& 3.31 \\
\& 3.29 \\
\& 2.86 \\
\& 2.84 \\
\& 2.51 \\
\& 2.49 \\
\& 3 \\
\& 20 \\
\& 300 \\
\& 350
\end{aligned}
\] \& +3

500 \& $V$
$V$
$V$
$V$
$V$
$V$
$\%$
$m V / V$
$m V$
$m V$
$m A$ <br>
\hline
\end{tabular}

[^1]
## $\mathbf{V}_{\text {сом }}$ AMPLIFIER SPECIFICATIONS

VIN_1 $=$ VIN_2 $=\overline{\text { SHDN }}=5 \mathrm{~V}, \mathrm{VDD} \_2=14 \mathrm{~V}, \mathrm{POS}=4.0 \mathrm{~V}, \mathrm{NEG}=\mathrm{OUT}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Offset Voltage <br> Noninverting Input Bias Current <br> Input Voltage Range <br> Common-Mode Rejection Ratio | Vos $I_{B}$ CMRR | V $\mathrm{Cm}=2 \mathrm{~V}$ to (VDD_2-3) V | 2 | $\begin{aligned} & 19 \\ & 50 \\ & 60 \end{aligned}$ | $\begin{aligned} & 300 \\ & \text { VDD_2 - } 3 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{nA} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS Output Voltage Swing Output Current ${ }^{1}$ | $\mathrm{V}_{\mathrm{OH}}$ <br> Vol <br> lout | $\begin{aligned} & \text { lout }(\text { source })=50 \mathrm{~mA} \\ & \text { lout }(\text { sink })=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & \text { VDD_2-0.5 } \\ & 50 \\ & \pm 300 \end{aligned}$ |  | V <br> mV <br> mA |
| POWER SUPPLY <br> Supply Voltage <br> Power Supply Rejection Ratio Supply Current | $\begin{aligned} & \text { VDD_2 } \\ & \text { PSRR } \\ & \mathrm{I}_{\mathrm{SY}} \end{aligned}$ | $\begin{aligned} & 7.5 \mathrm{~V} \leq \text { VDD_2 } \leq 18.5 \mathrm{~V} \\ & \text { No load, POS = VDD_2 } / 2 \end{aligned}$ | $\begin{aligned} & 8 \\ & 65 \end{aligned}$ | $\begin{aligned} & 70 \\ & 2 \end{aligned}$ | 18 | V <br> dB <br> mA |
| DYNAMIC PERFORMANCE <br> Slew Rate ${ }^{2}$ Gain Bandwidth | $\begin{aligned} & \text { SR } \\ & \text { GBW } \end{aligned}$ | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF} \\ & -3 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 105 \\ & 1.95 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{s} \\ & \mathrm{MHz} \end{aligned}$ |

${ }^{1}$ Not short-circuit protected.
${ }^{2}$ Slew rate is the average of the rising and the falling slew rates.

## ADD8754

## GATE PULSE MODULATOR SPECIFICATIONS

VIN_1 $=$ VIN_2 $=\overline{\text { SHDN }}=5 \mathrm{~V}, \mathrm{VGH}=20 \mathrm{~V}$, VDD_1 $=14 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Symbol | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> VGH Voltage <br> VGH Input Current VDD_1 Voltage VDD_1 Input Current | VGH <br> Ivgh <br> Ivod_1 | $\begin{aligned} & \text { VFLK }=\text { GND }, \text { VDPM }=\text { LDO_OUT } \\ & \text { VFLK }=\text { VDPM }=\text { LDO_OUT } \end{aligned}$ |  | 95 $0.02$ | 30 <br> VGH | V <br> $\mu \mathrm{A}$ <br> V <br> $\mu \mathrm{A}$ |
| CONTROL INPUT CHARACTERISTICS <br> VFLK Voltage Low <br> VFLK Voltage High <br> VFLK Input Current <br> VDPM Voltage Low <br> VDPM Voltage High <br> VDPM Input Current | V LoweLk <br> $V_{\text {highfik }}$ <br> Iflk <br> VLowDPM <br> Vhighipm <br> IvDPM | $0.9 \leq \text { VFLK } \leq \text { LDO_OUT }$ $0.9 \text { < VDPM } \leq \text { LDO_OUT }$ | $\begin{aligned} & 2.2 \\ & -1 \\ & 2.2 \\ & -1 \end{aligned}$ |  | 0.8 <br> $+1$ <br> 0.8 <br> $+1$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| SWITCHING CHARACTERISTICS VGH to VGH_M On Resistance VGH_M Discharge Current ${ }^{1}$ | Rygh Ivgh_m | $\begin{aligned} & \text { VDPM }=\text { VFLK }=\text { LDO_OUT } \\ & \text { VFLK }<0.8 \mathrm{~V}, \mathrm{RE}=33 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & \Omega \\ & \mathrm{mA} \end{aligned}$ |
| DELAY CHARACTERISTICS Delay Time ${ }^{2}$ | Tdelay | $\mathrm{CE}=470 \mathrm{pF}, \mathrm{RE}=33 \mathrm{k} \Omega$ |  | 1.88 |  | $\mu \mathrm{s}$ |

${ }^{1}$ Discharge current $=302.5 /(R E+5000)$.
${ }^{2}$ Delay time $=C E \times 4200$.

## unw. BDTI C. com/AD

## GENERAL SPECIFICATIONS

VIN_1 $=$ VIN_2 $=\overline{\text { SHDN }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SHUTDOWN <br> Input Voltage Low <br> Input Voltage High <br> Shutdown Pin Input Current <br> Total Ground Current <br> Total Vin Current (livin_1 $\left.+I_{\text {vin_2 }}\right)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & \mathrm{GND} \leq \overline{\mathrm{SHDN}} \leq 5.5 \mathrm{~V} \\ & \overline{\mathrm{SHDN}}=\mathrm{GND} \\ & \overline{\mathrm{SHDN}}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 2.2 \\ & -1 \\ & -1 \end{aligned}$ | 2.0 | $\begin{aligned} & 0.8 \\ & +1 \\ & +1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ $\mu \mathrm{A}$ |
| UNDERVOLTAGE LOCKOUT UVLO Rising Threshold UVLO Falling Threshold | Vuvlor <br> Vuvlof | VIN_1 rising VIN_1 falling |  | $\begin{aligned} & 2.8 \\ & 2.6 \end{aligned}$ |  | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| QUIESCENT CURRENT Step-Up Regulator in Nonswitching State Step-Up Regulator in Switching State | $\begin{aligned} & \text { lo } \\ & \text { losw } \end{aligned}$ |  |  |  | $\begin{aligned} & 500 \\ & 3 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA |

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Symbol | Rating | Stresses above those listed under Absolute Maximum Ratings |
| :---: | :---: | :---: | :---: |
| RE, CE, FB, SHDN, VIN_2, FREQ, COMP, SS, VIN_1, LDO_OUT, ADJ, VDPM, VFLK to GND, PGND, and AGND |  | -0.5 V to +6.5 V | may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute |
| OUT, NEG and POS to GND, PGND, and AGND |  | -0.5 V to +16 V | maximum rating conditions for extended periods may affect device reliability. |
| LX to GND, PGND, and AGND |  | -0.5 V to +22 V |  |
| VDD_2 and OUT to GND, PGND, and AGND |  | $\begin{aligned} & -0.5 \mathrm{~V} \text { to }+18.5 \\ & \mathrm{~V} \end{aligned}$ |  |
| Voltage Between GND and AGND, GND and PGND, and AGND and PGND |  | $\pm 0.5 \mathrm{~V}$ | Absolute maximum ratings apply individually only, not in combination. |
| VDD_1, VGH, and VGH_M to GND, PGND, and AGND |  | -0.5 V to +32 V |  |
| Differential Voltage Between POS and NEG |  | $\pm 5 \mathrm{~V}$ |  |
| Package Power Dissipation | PD | $\left(T_{J} \max -\mathrm{T}_{\mathrm{A}}\right.$ )/ $\theta_{\text {JA }}$ |  |
| Thermal Resistance | $\theta_{\text {JA }}$ | $38^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Maximum Junction Temperature | T, max | $125^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | Ts | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Reflow Peak Temperature ( 20 sec to 40 sec ) | $\mathrm{N}$ | $250^{\circ} \mathrm{C}$ | $0 \cap \cap \cap / A$ |

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## ADD8754

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 7. Pin Function Descriptions

| Pin | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | GND | Ground. |
| 2 | VGH_M | Gate Pulse Modulator Output. This pin supplies the gate drive signal. |
| 3 | VFLK | Gate Pulse Modulator Control Input. |
| 4 | VDPM | Gate Pulse Modulator Enable. VGH_M is enabled when the voltage on this pin is more than 2.2 V. VGH_M goes to GND when this pin is connected to GND. |
| 5 | VDD_1 | Gate Pulse Modulator Low Voltage Input. (a) |
| 6 | VDD_2 |  |
| 7 | OUT | $\mathrm{V}_{\text {сом }}$ Amplifier Output. |
| 8 | NEG | Inverting Input of $\mathrm{V}_{\text {cом }}$ Amplifier. |
| 9 | POS | Noninverting Input of V сом $^{\text {Amplifier. }}$ |
| 10 | AGND | Analog Ground. |
| 11 | ADJ | LDO Output Voltage Select. Refer to Table 13 for details. |
| 12 | LDO_OUT | LDO Output. |
| 13 | VIN_1 | Supply Input. This pin supplies power to the LDO and step-up switching regulator. Typically connected to VIN_2. |
| 14 | SS | Soft Start. A capacitor must be connected between GND and this pin to set the soft start time. |
| 15 | COMP | Compensation for the Step-Up Converter. A capacitor and resistor are connected in series between GND and this pin for stable operation. |
| 16 | FREQ | Frequency Select. Set the switching frequency with a logic level. The step-up switching regulator operates at 650 kHz when this pin is connected to GND and at 1.2 MHz when connected to VIN_1. |
| 17 | VIN_2 | Step-Up Switching Regulator Power Supply. This pin supplies power to the driver for the switch. Typically connected to VIN_1. |
| 18 | LX | Step-Up Switching Regulator Switch Node. |
| 19 | $\overline{\text { SHDN }}$ | Device Shutdown Pin. This pin allows users to shut the device off when connected to GND. The normal operating mode is to pull this pin to VIN_1. |
| 20 | FB | Feedback Voltage Sense to Set the Output Voltage of the Step-Up Switching Regulator. |
| 21 | PGND | Step-Up Switching Regulator Power Ground. |
| 22 | CE | GPM Time Delay. A capacitor must be connected between GND and this pin to set the delay time. |
| 23 | RE | GPM Negative Ramp Rate. A resistor must be connected between GND and this pin to set the negative ramp rate. |
| 24 | VGH | Gate Pulse Modulator High Voltage Input. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Efficiency vs. Load Current (mA)


Figure 4. Start-Up Response from Shutdown, $C_{s s}=0 F$


Figure 5. Start-Up Response from Shutdown, $C_{s s}=10 \mathrm{~F}$


Figure 6. LDO Output Voltage vs. Load Current, VIN = 3.3 V


Figure 7. LDO Output Voltage vs. Load Current, VIN $=5 \mathrm{~V}$


Figure 8. LDO Power-Up Response from Shutdown


Figure 9. LDO Power-Up Response from Shutdown


Figure 10. LDO Power-Up Response from Shutdown


Figure 11. LDO Load Transient Response, $V_{\text {OUT }}=2.5 \mathrm{~V}$


Figure 12. LDO Load Transient Response, Vout $=3.3 \mathrm{~V}$


Figure 13. LDO Line Transient Response, Vout $=3.3 \mathrm{~V}$


Figure 14. LDO Line Transient Response, $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$


Figure 15. Vсом Rising Slew Rate, VDD_2 $=14 \mathrm{~V}$


Figure 17. GPM Delay Time vs. CE Capacitance


Figure 16. Vсом Falling Slew Rate, VDD_2 $=14 \mathrm{~V}$

## ADD8754

## THEORY OF OPERATION



Figure 18. Detailed Functional Block Diagram

## CURRENT-MODE, STEP-ÜP/SWITKAING REGULATOR OPERATION

The ADD8754 uses current mode to regulate the output voltage. This current-mode regulation system allows fast transient response while maintaining a stable output voltage. By selecting the proper resistor-capacitor network from COMP to GND, the regulator response can be optimized for a wide range of input voltages, output voltages, and load conditions.

## Frequency Selection

The ADD8754's frequency is user-selectable to operate either at 650 kHz to optimize the regulator for high efficiency or at 1.2 MHz for small external components. Connect FREQ to VIN_2 for 1.2 MHz operation, or connect FREQ to GND for 650 kHz operation.

## Soft Start Capacitor

The voltage at SS ramps up slowly by charging the soft start capacitor (Css) with an internal $2.5 \mu \mathrm{~A}$ current source. Table 8 lists the values for the soft start period based on maximum output current and maximum switching frequency.

The soft start capacitor limits the rate of voltage rise on the COMP pin, which in turn limits the peak switch current at startup. Table 8 shows a typical soft start period, $\mathrm{t}_{\mathrm{ss}}$, at the maximum output current, Iout_max, for several conditions.

A 20 nF soft start capacitor results in negligible input-current overshoot at startup, making it suitable for most applications. However, if an unusually large output capacitor is used, a longer soft start period is required to prevent large input inrush current.

Table 8. Typical Soft Start Period

| $\mathbf{V}_{\text {IN }}(\mathbf{V})$ | $\mathbf{V}_{\text {OUT }}(\mathbf{V})$ | $\mathbf{C}_{\text {out }}(\boldsymbol{\mu F})$ | $\mathbf{C}_{\text {ss }}(\mathbf{n F})$ | $\mathbf{t}_{\text {ss }}(\mathbf{m s})$ |
| :--- | :--- | :--- | :--- | :--- |
| 3.3 | 9 | 10 | 20 | 2.5 |
| 3.3 | 9 | 10 | 100 | 8.2 |
| 3.3 | 12 | 10 | 20 | 3.5 |
| 3.3 | 12 | 10 | 100 | 15 |
| 5 | 9 | 10 | 20 | 0.4 |
| 5 | 9 | 10 | 100 | 1.5 |
| 5 | 12 | 10 | 20 | 0.62 |
| 5 | 12 | 10 | 100 | 2 |

## On/Off Control

The $\overline{\text { SHDN }}$ input turns the ADD8754 on or off. When the stepup dc-to-dc converter is turned off, there is a dc path from the input to the output through the inductor and output diode. This causes the output voltage to remain slightly below the input voltage by the forward voltage of the diode, preventing the outputvoltage from dropping to zero when the regulator is shut down. See Figure 25 for the typical application circuit to disconnect the output voltage from the input voltage at shutdown.

## Setting the Output Voltage

The ADD8754 features an adjustable output voltage range of $\left(\mathrm{V}_{\text {IN }}+2 \mathrm{~V}\right)$ to 20 V . The output voltage is set by the resistive voltage divider from the output voltage ( $\mathrm{V}_{\text {out }}$ ) to the 1.21 V feedback input at FB. Use the following formula to determine the output voltage:

$$
\begin{equation*}
V_{\text {OUT }}=1.21 \mathrm{~V} \times(1+R 1 / R 2) \tag{1}
\end{equation*}
$$

Use an R2 resistance of $10 \mathrm{k} \Omega$ or less to prevent output voltage errors due to the 10 nA FB input bias current. Choose R1 based on the following formula:

$$
R 1=R 2 \times\left(\frac{V_{\text {OUT }}-1.21 \mathrm{~V}}{1.21 \mathrm{~V}}\right)
$$

For example, $R 1=75.8 \mathrm{k} \Omega$
with $V_{\text {out }}=10 \mathrm{~V}$ and $R 2=10 \mathrm{k} \Omega$

## Inductor Selection

The inductor is an integral part of the step-up converter. It stores energy during the switch-on time and transfers that energy to the output through the output diode during the switch-off time. Use inductance in the range of $1 \mu \mathrm{H}$ to $22 \mu \mathrm{H}$. In general, lower inductance values have higher saturation current and lower series resistance for a given physical size. However, lower inductance results in higher peak current, which can lead to reduced efficiency and greater input and/or output ripple and noise. Peak-to-peak inductor ripple current at close to $30 \%$ of the maximum dc input current typically yields an optimal compromise.

For determining the inductor ripple current, the input ( $\mathrm{V}_{\text {IN }}$ ) and output (Vout) voltages determine the switch duty cycle (D) by the following equation:

$$
\begin{equation*}
D=\frac{V_{\text {OUT }}-V_{I N}}{V_{\text {OUT }}} \tag{3}
\end{equation*}
$$

Using the duty cycle and switching frequency, $\mathrm{f}_{\text {sw }}$, determine the on time by using the following equation:

$$
\begin{equation*}
t_{O N}=\frac{D}{f_{S W}} \tag{4}
\end{equation*}
$$

The inductor ripple current $\left(\Delta \mathrm{I}_{\mathrm{L}}\right)$ in steady state is

$$
\begin{equation*}
\Delta I_{L}=\frac{V_{I N} \times t_{O N}}{L} \tag{5}
\end{equation*}
$$

Solving for the inductance value, $L$,

$$
\begin{equation*}
L=\frac{V_{I N} \times t_{O N}}{\Delta I_{L}} \tag{6}
\end{equation*}
$$

Make sure that the peak inductor current (the maximum input current plus half of the inductor ripple current) is less than the rated saturation current of the inductor. In addition, ensure that the maximum rated rms current of the inductor is greater than the maximum dc input current to the regulator.

For duty cycles greater than $50 \%$ that occur with input voltages greater than half the output voltage, slope compensation is required to maintain stability of the current-mode regulator. For stable current-mode operation, ensure that the selected inductance is equal to or greater than Lmin:

$$
\begin{equation*}
L>L_{M I N}=\frac{V_{\text {OUT }}-V_{I N}}{1.8 \mathrm{~A} \times f_{S W}} \tag{7}
\end{equation*}
$$

Table 9. Inductor Manufacturers Mی■ D)

| Vendor | Part | $\mathbf{L}(\boldsymbol{\mu H})$ | Max DC Current | Max DCR (m@) | Height (mm) |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Sumida | CMD4D11-2R2MC | 2.2 | 0.95 | 116 | 1.2 |
|  | CMD4D11-4R7MC | 4.7 | 0.75 | 216 | 1.2 |
|  | CDRH4D28-100 | 10 | 1.00 | 128 | 3.0 |
|  | CDRH5D18-220 | 22 | 0.80 | 290 | 2.0 |
|  | CR43-4R7 | 4.7 | 1.15 | 109 | 3.5 |
| Coilcraft | CR43-100 | 10 | 1.04 | 3.5 |  |
| $\quad$ www.coilcraft.com | DS1608-472 | DS1608-103 | 4.7 | 1.40 | 60 |
| Toko | 10 | 1.00 | 75 | 2.9 |  |
| $\quad$ www.tokoam.com | D52LC-4R7M | D52LC-100M | 4.7 | 1.14 | 87 |

## Choosing the Input and Output Capacitors

The ADD8754 requires input and output bypass capacitors to supply transient currents while maintaining a constant input and output voltage. Use a low effective series resistance (ESR) $10 \mu \mathrm{~F}$ or greater input capacitor to prevent noise at the ADD8754 input. Place the capacitors between VIN_1, VIN_2, and GND and as close as possible to the ADD8754. Ceramic capacitors are preferred because of their low ESR characteristics. Alternatively, use a high value, medium ESR capacitor in parallel with a $0.1 \mu \mathrm{~F}$ low ESR capacitor as close as possible to the ADD8754.

The output capacitor maintains the output voltage and supplies current to the load while the ADD8754 switch is on. The value and characteristics of the output capacitor greatly affect the output voltage ripple and stability of the regulator. Use a low ESR output capacitor; ceramic dielectric capacitors are preferred.

For very low ESR capacitors such as ceramic capacitors, the ripple current due to the capacitance is calculated as follows. Because the capacitor discharges during the on time, ton, the charge removed from the capacitor, $\mathrm{Q}_{\mathrm{c}}$, is the load current multiplied by the on time. Therefore, the output voltage ripple ( $\Delta \mathrm{V}_{\text {out }}$ ) is

$$
\Delta V_{\text {OUT }}=\frac{Q_{C}}{C_{\text {OUT }}}=\frac{I_{L} \times t_{\text {ON }}}{C_{\text {OUT }}} \mathrm{MMM}
$$

where:
Cout is the output capacitance.
$I_{L}$ is the average inductor current.
$t_{O N}=\frac{D}{f_{S W}}$
$D=\frac{V_{\text {OUT }}-V_{\text {IN }}}{V_{\text {OUT }}}$
Choose the output capacitor based on the following equation:

$$
\begin{equation*}
C_{\text {OUT }} \geq \frac{I_{L} \times\left(V_{\text {OUT }}-V_{\text {IN }}\right)}{f_{S W} \times V_{\text {OUT }} \times \Delta V_{\text {OUT }}} \tag{11}
\end{equation*}
$$

Table 10. Capacitor Manufacturers

| Vendor | Web Address |
| :--- | :--- |
| AVX | www.avxcorp.com |
| Murata | www.murata.com |
| Sanyo | www.sanyovideo.com |
| Taiyo Yuden | www.t-yuden.com |

## Diode Selection

The output diode conducts the inductor current to the output capacitor and load while the switch is off. For high efficiency, minimize the forward voltage drop of the diode. Schottky diodes are recommended. However, for high voltage, high temperature applications, where the Schottky diode reverse leakage current becomes significant and can degrade efficiency, use an ultrafast junction diode.

The diode must be rated to handle the average output load current. Many diode manufacturers derate the current capability of the diode as a function of the duty cycle. Verify that the output diode is rated to handle the average output load current with the minimum duty cycle. The minimum duty cycle of the ADD8754 is

$$
\begin{equation*}
D_{\text {MIN }}=\frac{V_{\text {OUT }}-V_{I N_{-} M A X}}{V_{\text {OUT }}} \tag{12}
\end{equation*}
$$

where $V_{I N \_M A X}$ is the maximum input voltage.
For example, $D_{\text {MIN }}=0.45$ when $V_{\text {OUT }}=10 \mathrm{~V}$ and $V_{I N-M A X}=5.5 \mathrm{~V}$

Table 11. Schottky Diode Manufacturers

| Vendor | Web Address |
| :--- | :--- |
| ON Semiconductor | www.onsemi.com |
| Diodes, Inc. | www.diodes.com |
| Central Semiconductor Corp. | www.centralsemi.com |
| Sanyo | www.sanyovideo.com |

## Loop Compensation

Use of external components to compensate the regulator loop allows optimization of the loop dynamics for a given application. A step-up converter produces an undesirable right-half plane zero in the regulation feedback loop. This requires compensating the regulator such that the crossover frequency occurs well below the frequency of the right-half plane zero. The right-half plane zero is determined by the following equation:

$$
\begin{equation*}
F_{Z}(R H P)=\left(\frac{V_{I N}}{V_{\text {OUT }}}\right)^{2} \times \frac{R_{L O A D}}{2 \pi \times L} \tag{13}
\end{equation*}
$$

where:
$F_{Z}(R H P)$ is the right-half plane zero.
$R_{L O A D}$ is the equivalent load resistance, or the output voltage divided by the load current.

## ADD8754

To stabilize the regulator, make sure that the regulator crossover frequency is less than or equal to one-fifth of the right-half plane zero and less than or equal to one-fifteenth of the switching frequency.

The regulator loop gain is

$$
\begin{equation*}
A_{V L}=\frac{V_{F B}}{V_{\text {OUT }}} \times \frac{V_{I N}}{V_{\text {OUT }}} \times G_{M E A} \times\left|Z_{\text {COMP }}\right| \times G_{C S} \times\left|Z_{\text {OUT }}\right| \tag{14}
\end{equation*}
$$

where:
$A_{V L}$ is the loop gain.
$V_{F B}$ is the feedback regulation voltage, 1.210 V .
$V_{\text {out }}$ is the regulated output voltage.
$V_{I N}$ is the input voltage.
$G_{M E A}$ is the error amplifier transconductance gain.
$Z_{\text {СОМР }}$ is the impedance of the series RC network from COMP to GND.
$G_{C S}$ is the current sense transconductance gain (the inductor current divided by the voltage at COMP), which is internally set by the ADD8754.
$Z_{\text {out }}$ is the impedance of the load and output capacitor.
To determine the crossover frequency, it is important to note that at that frequency the compensation impedance $\left(Z_{\text {СомP }}\right)$ is dominated by the resistor and the output impedance $\left(Z_{\text {OUT }}\right)$ is dominated by the impedance of the output capacitor. Therefore, when solving for the crossover frequency, (by definition of the crossover frequency) the equation is simplified to
$\left|A_{V L}\right|=\frac{V_{F B}}{V_{\text {OUT }}} \times \frac{V_{I N}}{V_{\text {OUT }}} \times G_{M E A} \times R_{C} \times G_{C S} \times \frac{1}{2 \pi \times f_{C} \times C_{\text {OUT }}}=1$
where:
$f_{C}$ is the crossover frequency.
$R_{C}$ is the compensation resistor.
Solving for $\mathrm{R}_{\mathrm{c}}$,

$$
\begin{equation*}
R_{C}=\frac{2 \pi \times f_{C} \times C_{O U T} \times V_{O U T} \times V_{O U T}}{V_{F B} \times V_{I N} \times G_{M E A} \times G_{C S}} \tag{16}
\end{equation*}
$$

For $V_{\text {FB }}=1.21 \mathrm{~V}, \mathrm{G}_{\mathrm{MEA}}=100 \mu \mathrm{~s}$, and $\mathrm{GcS}=2 \mathrm{sec}$,

$$
\begin{equation*}
R_{C}=\frac{2.55 \times 10^{4} \times f_{C} \times C_{\text {OUT }} \times V_{\text {OUT }} \times V_{\text {OUT }}}{V_{I N}} \tag{17}
\end{equation*}
$$

Once the compensation resistor is known, set the zero formed by the compensation capacitor and resistor to one-fourth of the crossover frequency, or

$$
\begin{equation*}
C_{C}=\frac{2}{\pi \times f_{C} \times R_{C}} \tag{18}
\end{equation*}
$$

where $C_{C}$ is the compensation capacitor.


Figure 19. Compensation Components
The capacitor C2 is chosen to cancel the zero introduced by output capacitance ESR.

$$
\begin{align*}
& \text { Solving for } \mathrm{C} 2 \text {, } \\
& \mathrm{CQ} \text { O月. } \mathrm{AD} \tag{19}
\end{align*}
$$

For low ESR output capacitance, such as with a ceramic capacitor, C 2 is optional. For optimal transient performance, the $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$ might need to be adjusted by observing the load transient response of the ADD8754. For most applications, the compensation resistor should be in the range of $30 \mathrm{k} \Omega$ to $400 \mathrm{k} \Omega$, and the compensation capacitor should be in the range of 100 pF to 1.2 nF . Table 12 shows external component values for several applications.

Table 12. Recommended External Components for Various Input/Output Voltage Conditions

| $\mathrm{V}_{\text {IN }}(\mathrm{V})$ | $\mathrm{V}_{\text {OUT }}(\mathrm{V})$ | $\mathrm{f}_{\text {sw }}$ | $L(\mu \mathrm{H})$ | $\mathrm{C}_{\text {out }}(\boldsymbol{\mu} \mathrm{F})$ | $\mathrm{C}_{\text {IN }}(\mu \mathrm{F})$ | $\mathrm{R}_{1}(\mathrm{k} \Omega)$ | $\mathrm{R}_{2}(\mathrm{k} \Omega$ ) | $\mathrm{R}_{\mathrm{c}}(\mathrm{k} \Omega)$ | $\mathrm{C}_{\mathrm{c}}(\mathrm{pF})$ | Iout_Max (mA) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5 | 9 | 650 kHz | 10 | 10 | 10 | 63.4 | 10 | 84.5 | 390 | 450 |
| 5 | 9 | 1.2 MHz | 4.7 | 10 | 10 | 63.4 | 10 | 178 | 100 | 450 |
| 5 | 12 | 650 kHz | 10 | 10 | 10 | 88.7 | 10 | 140 | 220 | 350 |
| 5 | 12 | 1.2 MHz | 4.7 | 10 | 10 | 88.7 | 10 | 300 | 100 | 350 |
| 3.3 | 9 | 650 kHz | 10 | 10 | 10 | 63.4 | 10 | 71.5 | 820 | 350 |
| 3.3 | 9 | 1.2 MHz | 4.7 | 10 | 10 | 63.4 | 10 | 150 | 180 | 350 |
| 3.3 | 12 | 650 kHz | 10 | 10 | 10 | 88.7 | 10 | 130 | 420 | 250 |
| 3.3 | 12 | 1.2 MHz | 4.7 | 10 | 10 | 88.7 | 10 | 280 | 100 | 250 |

## ADD8754

## $\mathbf{V}_{\text {сом }}$ AMPLIFIER

The output of the $\mathrm{V}_{\text {сом }}$ amplifier is designed to control the voltage on the $V_{\text {сом }}$ plane of the LCD display. The $V_{\text {сом }}$ amplifier is designed to source and sink the capacitive pulse current and ensure stable operation with high load capacitance.

## Input Overvoltage Protection

Whenever the input exceeds the supply voltage, attention must be paid to the input overvoltage characteristics. When an overvoltage occurs, the amplifier can be damaged, depending on the voltage level and the magnitude of the fault current. When the input voltage exceeds the supply voltage by more than 0.6 V , the internal pin junctions allow current to flow from the input to the supplies. This input current is not inherently damaging to the device, provided it is 5 mA or less.

## Short-Circuit Output Conditions

The $\mathrm{V}_{\text {сом }}$ amplifier does not have internal short-circuit protection circuitry. As a precaution, do not short the output directly to the positive power supply or to the ground.

## GATE PULSE MODULATOR CIRCUIT

The gate pulse modulator is used for LCD applications in which shaping of the gate high voltage signal improves image quality. A charge pump is used to generate the on voltage, VGH. A lower gate voltage level, VDD_1, is desired during the last portion of the gate's on time and is provided by VOUT. The integrated gate pulse modulator circuit provides control over the slope and delay of the transition between these two TFT on-voltage levels.

The gate pulse modulator circuit has four input pins (VGH, VDD_1, VDPM, and VFLK) and one output pin (VGH_M). VFLK is a digital control signal, usually provided by the timing controller, whose high or low level determines which of the two input voltages, VGH or VDD_1, is passed through to VGH_M. The gate high modulator circuit becomes active when the voltage on pin VDPM exceeds the turn-on threshold value of 2.2 V .

When the control voltage VFLK switches from logic low to logic high during normal operation with VDPM at logic high (see Figure 21), the output voltage VGH_M transitions from VDD_1 to VGH. When the control voltage VFK switches from logic high to logic low, the output voltage VGH_M transitions from VGH to VDD_1 after a time delay determined by the size of a capacitor from the CE pin to the GND and a slew rate determined by the size of resistor from the RE pin to the GND.

The delay capacitance in farad is calculated using the following equation:

$$
C E=(\text { Delay Time }) \times 0.000238
$$

The RE in ohms is calculated using the following equation:

$$
R E=\frac{302}{(\text { Slew Rate } \times \text { Load Capacitance })^{-5000}}
$$

When the voltage on the VDPM pin is less than the turn-on threshold value, the CE pin is internally connected to GND to discharge the delay capacitor.


Figure 20. Gate Pulse Modulator Functional Block Diagram


Figure 21. Gate Pulse Modulator Timing Diagram

## ADD8754

## POWER-UP SEQUENCE

Most LCD panels require that when VIN is applied, LDO_OUT, VGL, BOOST_OUT, VGH, and VGH_M are established sequentially, as indicated in Figure 22. ADD8754 provides this sequence with appropriate capacitors for the VGL and VGH charge pumps.


Figure 22. Power-Up Sequence Timing Diagram

## LDO Regulator

The ADD8754 low dropout (LDO) regulator has three preset output voltage settings. As shown in Table 13, by tying the ADJ pin low, a 3.3 V nominal output is selected. By tying ADJ to the output voltage, a 2.5 V nominal output is selected. By leaving ADJ as an open circuit, a nominal voltage of 2.85 V is selected.

Table 13. LDO Output Voltage Selection

| LDO Output Voltage | ADJ Pin |
| :--- | :--- |
| 2.5 V | LDO_OUT |
| 2.85 V | No connection |
| 3.3 V | GND |

## LDO Input Capacitor Selection

For the input voltage of the ADD8754 LDO regulator (VIN_1), a local bypass capacitor is recommended. The input capacitor provides bypassing for the internal amplifier used in the voltage regulation loop. Use at least a $1 \mu \mathrm{~F}$ low ESR capacitor. Larger input capacitance and lower ESR provide better supply noise rejection. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size.

## LDO Output Capacitor Selection

The output capacitor improves the regulator response to sudden load changes. The output capacitor helps determine the performance of any LDO. The ADD8754 LDO requires at least a $2.2 \mu \mathrm{~F}$ capacitor. Transient response is a function of output capacitance, in that larger values of output capacitance decrease peak deviations, providing improved transient response for large load current changes.

Choose the capacitors by comparing their lead inductance, ESR, and dissipation factor. Output capacitance affects stability, and a larger cap provides a greater phase margin for the ADD8754 LDO. MLCC capacitors provide the best combination of low ESR and small size.

Note that the capacitance of some capacitor types show wide variations over temperature. A good quality dielectric X7R or better capacitor is/recommended.


Applying a TTL high signal to the shutdown pin (tying it to the VIN_1) turns on all outputs. Pulling $\overline{\text { SHDN }}$ down to 0.4 V or below (tying it to GND) turns off all outputs. In shutdown mode, quiescent current is reduced to a typical value of $300 \mu \mathrm{~A}$.

## UVLO

An undervoltage lockout (UVLO) circuit is included with a built in hysteresis. ADD8754 turns on when VIN_1 rises above 2.8 V and shuts down when VIN_1 falls below 2.6 V .

## POWER DISSIPATION

The ADD8754's maximum power dissipation depends on the thermal resistance from the IC die to the ambient environment and the ambient temperature. The thermal resistance depends on the IC package, PC board copper area, other thermal mass, and airflow. The ADD8754, with the exposed backside pad soldered to a 2-layer PC board with nine 12 mil-diameter thermal vias, can dissipate about 1.5 W into $65^{\circ} \mathrm{C}$ still air before the die exceeds $125^{\circ} \mathrm{C}$. More PC board copper, cooler ambient air, and more airflow increase the dissipation capability, whereas less copper or warmer air decreases the IC's dissipation capability. The major contributors to the power dissipation are the LDO regulator and the $\mathrm{V}_{\text {сом }}$ amplifier.

## Step-Up Converter

The largest portions of power dissipation in the step-up converter are the internal MOSFET, the inductor, and the output diode. For a $90 \%$ efficiency step-up converter, about $3 \%$ to $5 \%$ of the power is lost in the internal MOSFET, about $3 \%$ to $4 \%$ in the inductor, and about $1 \%$ in the output diode. The rest of the $1 \%$ to $3 \%$ is distributed among the input and output capacitors and the PC board traces. For an input power of about 3 W , the power lost in the internal MOSFET is about 90 mW to 150 mW .

## LDO

The power dissipated in the LDO depends on the output current, the output voltage, and the supply voltage: $\square$

$$
P D_{L D O}=(\text { VIN_1 }- \text { LDO_OUT }) \times \mathrm{I}_{\text {LDO_out }}
$$

## $V_{\text {сом }}$ Amplifier

The power dissipated in the $\mathrm{V}_{\text {сом }}$ amplifier depends on the output current, the output voltage, and the supply voltage:

$$
\begin{aligned}
& P D_{\text {SOURCE }}=I_{\text {OUT }}(\text { source }) \times(\text { VDD_2-VOUT }) \\
& P D_{\text {SINK }}=I_{\text {OUT }}(\operatorname{sink}) \times V_{\text {OUT }}
\end{aligned}
$$

where:
$I_{\text {OUT }}$ (source) is the output current sourced by the $\mathrm{V}_{\text {Com }}$ amplifier.
Iout (sink) is the output current that the $\mathrm{V}_{\text {сом }}$ amplifier sinks to AGND.

In a typical case where the supply voltage is 12 V and the output voltage is 6 V with an output source current of 20 mA , the power dissipated is 120 mW .

## Thermal Overload Protection

Thermal overload protection prevents excessive power dissipation from overheating the ADD8754. When the junction temperature exceeds $\mathrm{T}_{\mathrm{J}}=145^{\circ} \mathrm{C}$, a thermal sensor immediately activates the fault protection, which shuts down the device, allowing the IC to cool. The device self-starts once the die temperature falls below $\mathrm{T}_{\mathrm{J}}=105^{\circ} \mathrm{C}$.

Thermal overload protection protects the controller in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$.

## LAYOUT GUIDELINES

When designing a high frequency, switching, regulated power supply, layout is very important. Using a good layout can solve many problems associated with these types of supplies. Some of the main problems are loss of regulation at high output current and/or large input-to-output voltage differentials, excessive noise on the output and switch waveforms, and instability. Using the following guidelines can help minimize these problems.

Make all power (high current) traces as short, direct, and thick as possible. It is good practice on a standard PCB board to make the traces an absolute minimum of $15 \mathrm{mil}(0.381 \mathrm{~mm})$ per Ampere. The inductor, output capacitors, and output diode should be as close to each other as possible. This helps reduce the EMI radiated by the power traces that is due to the high switching currents through them. This also reduces lead inductance and resistance, which in turn reduce noise spikes, ringing, and resistive losses that produce voltage errors.

The grounds of the IC, input capacitors, output capacitors, and output diode (if applicable), should be connected close together, directly to a ground plane. It is also a good idea to have a ground plane on both sides of the printed circuit board (PCB). This reduces noise by reducing ground-loop errors and absorbing more of the EMI radiated by the inductor.
For multilayer boards of more than two layers, a ground plane can be used to separate the power plane (power traces and components) and the signal plane (feedback, compensation, and components) for improved performance. On multilayer boards, the use of vias is required to connect traces and different planes. If a trace needs to conduct a significant amount of current from one plane to the other, it is good practice to use one standard via per 200 mA of current. Arrange the components so that the switching current loops curl in the same direction.

Due to the how switching regulators operate, there are two power states: one state when the switch is on, and one when the switch is off. During each state, there is a current loop made by the power components currently conducting. Place the power components so that the current loop is conducting in the same direction during each of the two states. This prevents magnetic field reversal caused by the traces between the two half cycles and reduces radiated EMI.

## Layout Procedure

To achieve high efficiency, good regulation, and stability, a good PCB layout is required. It is recommended that the reference board layout be followed as closely as possible because it is already optimized for high efficiency and low noise.

Use the following general guidelines when designing PCBs:

1. Keep CIN close to the IN and GND leads of the ADD8754.
2. Keep the high current path from CIN (through L1) to the SW and PGND leads as short as possible.
3. Keep the high current path from CIN (through L1), D1, and COUT as short as possible.
4. Keep high current traces as short and wide as possible.
5. Keep nodes connected to SW away from sensitive traces such as FB or COMP to prevent coupling of the traces. If these traces need to be run near each other, place a ground trace between the two as a shield.
6. Place the feedback resistors as close as possible to the FB pin to prevent noise pickup.
7. Place the compensation components as close as possible to the COMP pin.
8. Avoid routing noise-sensitive traces near the high current traces and components.
9. Use a thermal pad size that is the same as the dimension of the exposed pad on the bottom of the package.

## Heat Sinking

When using a surface-mount power IC or external power switches, the PCB can often be used as the heat sink. This is done by simply using the copper area of the PCB to transfer heat from the device.

## TYPICAL APPLICATION CIRCUITS



Figure 23. 1.2 MHz Application Circuit for TFT LCD Panel with Charge Pumps for VGH and VGL


Figure 24. 1.2 MHz Application Circuit for TFT LCD Display with Transformer for VGH and VGL


Figure 25. 1.2 MHz Application Circuit for TFT LCD Display with Charge Pumps with Input Power Disconnect Switch


Figure 26. 1.2 MHz Application Circuit for TFT LCD Display with LDO_ALWAYS_ON


Figure 27. ADD8754 with Programmable VCom

The $\mathrm{V}_{\text {сом }}$ calibration for flicker reduction is one of the essential steps in the panel manufacturing process. In a typical panel production environment, such a process can take additional time to complete and, therefore, impacts production throughput. One additional concern is that a potentiometer typically used only for calibration offers limited resolution. The resistance can drift over time and can be noticeable after a few years of operation. The production throughput, image quality, and panel reliability concerns can all be solved by using a digital potentiometer. As shown in Figure 27, AD5259, a low cost 256-step digital potentiometer with nonvolatile memory, can calibrate the ADD8754 $\mathrm{V}_{\text {сом }}$ voltage precisely, reliably, and time efficiently.

In the worst case, where the temperature, aging effect, and resistance tolerance of the AD5259 are all accounted for, the circuit in Figure 27 makes the $\mathrm{V}_{\text {сом }}$ voltage adjustable from 3.0 V to 5.0 V with 15 mV per step adjustment. A micro-
controller or $\mathrm{I}^{2} \mathrm{C}$ programmer can be used to provide the control signal for the AD5259, but ADI provides programming software that simplifies the calibration process. The software can be installed in the factory computer, and two tester probes can be connected to the computer's parallel port to implement the $\mathrm{V}_{\text {сом }}$ programming.

The Vсом voltage can be calculated as
$V_{C O M}=\frac{\frac{256}{R_{4}+R_{A B}+R_{3}} \times 7 \times R_{A B T}+R_{3}}{}$
where:
$D$ is the decimal code of the AD5259 programmable resistance between the W -to- B terminals.
$R_{A B}$ is the AD5259 nominal resistance.

## OUTLINE DIMENSIONS



Figure 28. 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$4 \times 4$ mm Body, Very Thin Quad (CP-24-1)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADD8754ACPZ-Reel ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead LFCSP_VQ | CP-24-1 | 5,000 |
| ADD8754ACPZ-Reel $7^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead LFCSP_VQ | CP-24-1 | 1,500 |

## NOTES

www. BDTI C. com/ADI

NOTES

## umw. BDTI C. com/ADI

## NOTES

## wuw. BDTI C. com/ADI


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781.329.4700

[^1]:    ${ }^{1}$ Sets LDO_OUT(NOM) to 2.5 V .
    ${ }^{2}$ VIN $=$ VIN_1 = VIN_2.
    ${ }^{3}$ Sets LDO_OUT(NOM) to 2.85 V .
    ${ }^{4}$ Sets LDO_OUT(NOM) to 3.3 V .

