# CS51411 Buck Regulator 5.0 V-16 V to 3.3 V/1.0 A Evaluation Board User's Manual ON Semiconductor® http://onsemi.com ## **EVAL BOARD USER'S MANUAL** #### Introduction The CS51411 demonstration board is a 1.0 A/3.3 V buck regulator running at 260 kHz (CS51411) or 520 kHz (CS51413). The switching frequency can be synchronized to a higher frequency through feeding clock signals to the SYNC input. Driving SHDNB input low shuts down the converter output and minimizes the power consumption. The regulator has superior line and load regulation due to the use of $V^{2\,\text{\tiny TM}}$ control. This control method also enhances the load transient response. #### **Features** - V<sup>2</sup> Control for Superior Line and Load Regulation - Small Board Space Requiring Only 1.0 x 0.7 in.<sup>2</sup> - Total of 11 Components Including IC - Shutdown Mode Disables the Output and Reduces the Operating Current - Frequency Synchronization to Higher Frequency - 1.5 A Peak Current Protection which Folds Back 30% During Overload Conditions - Built-In Soft Start to Eliminate Any In-Rush Current - High Energy Transfer Efficiency of 83% at 1.0 A Load - Line Regulation Better Than 0.1% - Load Regulation Better Than 0.4% Figure 1. CS51411/3 Demonstration Board **Table 1. ABSOLUTE MAXIMUM RATINGS** | Pin Name | Maximum Voltage | Maximum Current | |-----------------|-----------------|-----------------| | V <sub>IN</sub> | 16 V | 2.0 A | | Vo | 16 V | 2.0 A | | SHDNB | 7.0 V | 1.0 mA | | SYNC | 7.0 V | 1.0 mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 2. ELECTRICAL CHARACTERISTICS ( $T_A = 25^{\circ}C$ , 5.0 V $\leq V_{IN} \leq 16$ V, 0.1 A $\leq I_{OLIT} \leq 1.0$ A, unless otherwise specified) | Characteristic | Test Conditions | Тур | Units | |------------------------------------|---------------------------------------------------------|--------------------------|-------| | Output Voltage | | | | | Voltage Accuracy | - | 4.0 | % | | Line Regulation | I <sub>OUT</sub> = 1.0 A | 0.1 | % | | Load Regulation | V <sub>IN</sub> = 5.0 V | 0.3 | % | | Minimum Load | - | 0.1 | Α | | Transient Response | - | 3.0 | % | | Transient Response Time | Load Toggle between 0.1 A and 1.0 A | 10.0 | μs | | Startup Time | - | 5.0 | ms | | Input Voltage | | | | | Start Threshold | - | 3.3 | V | | Sync and Shutdown | | | | | Sync Frequency | CS51411<br>CS51413 | 290 to 470<br>575 to 900 | kHz | | Minimum Sync Threshold Voltage | - | 1.0 | | | Minimum Shutdown Threshold Voltage | - | 0.3 | V | | Maximum Shutdown Bias Current | - | 12.0 | μΑ | | General | | • | | | Switching Frequency | CS51411<br>CS51413 | 260<br>520 | kHz | | Efficiency | I <sub>LOAD</sub> = 100 mA<br>I <sub>LOAD</sub> = 1.0 A | 77.5<br>83.0 | % | | Shutdown Current | - | 100 | μΑ | Figure 2. Application Diagram ## **Operation Guidelines** - 1. Connect input voltage between J2 and J1 on the left side of the board. The maximum input voltage is limited by the voltage rating of the input capacitor. - Connect the load between J4 and J5. The regulator requires 100 mA as minimum load. Without this minimum load, the output may exceed the regulation voltage. - 3. Connect shutdown signal between J7 and J8. When the voltage on this input is below 0.3 V, the regulator enters a sleep mode. Pull this input high or leave it open if not used. - 4. The sync signal can be applied between J6 and J8. The amplitude of the sync pulses needs to be greater than 1.0 V. The duty cycle can vary from 10% to 90%. Leave it open if not used. #### **Theory of Operation** Boost Strapping Circuit: The boost strapping circuit, made of C1 and D1, provides a voltage higher than the input voltage to drive the power transistor (inside IC) into saturation. The operation of the boost strapping circuit works as follows. When the power transistor turns off, diode D3 turns on and pulls the Vsw node to ground. Diode D1 is forward biased, and the output voltage charges C1 to V<sub>O</sub>. When the power transistor turns on, the Vsw node is pulled high and is - approximately equal to VIN. Now the voltage of the Boost pin, which connects to C1, is equal to $V_{IN} + V_O$ . Diode D1 is reverse biased. The Boost pin voltage provides adequate base current to the power transistor, which lowers $V_{CE(SAT)}$ and improves the energy transfer efficiency. - 2. **Soft Start:** The soft–start is implemented on the $V_C$ pin. During the startup, the limited source current (25 $\mu$ A) of the error amplifier charges the $V_C$ pin capacitor. The rising slope of the $V_C$ pin voltage clamps the duty cycle through the PWM comparator. The $V_C$ pin voltage eventually settles down to a voltage roughly equal to the reference voltage 1.27 V. Therefore, the startup time can be easily calculated. - 3. Feedback Network: V<sub>2</sub> control relies on the output ripple to provide pulse width modulation. When the output ripple is inadequate, pulse skipping or instability may be observed. Adding a capacitor C6 in parallel with R1 provides a low impedance pass for the output ripple. Therefore, the output ripple is not attenuated by the resistor divider. The use of this capacitor is optional. Please see data sheet for more description on regulator operation and component selection (document number CS51411/D available via our website at <a href="http://www.onsemi.com">http://www.onsemi.com</a>). ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. Line Regulation Figure 4. Load Regulation Figure 5. Efficiency vs. Output Current **Table 3. BILL OF MATERIALS** | Ref. Designator | Vendor | Part Number | Туре | PC/Board | |-----------------|------------------|--------------|-----------------|----------| | C1, C4, C5 | DIGIKEY | PCC1762CT-ND | 0.1 μF Ceramic | 3 | | C2, C3 | AVX | TAJE107K016R | 100 μF Tantalum | 2 | | C6 | DIGIKEY | PCC1778CT-ND | 3300 pF Ceramic | 1 | | D1 | DIGIKEY | LL4148CT-ND | Diode | 1 | | D3 | DIGIKEY | B230DICT-ND | 2.0 A Schottky | 1 | | J1-J8 | DIGIKEY | V1055 | Test Point | 8 | | L1 | COILTRONICS | UP2.8B150 | 15 μH Inductor | 1 | | R1 | DIGIKEY | P205CTRND | 205 Ω Resistor | 1 | | R2 | DIGIKEY | P127CTRND | 127 Ω Resistor | 1 | | U1 | ON Semiconductor | CS51411/3 | Controller | 1 | ## **DRAWINGS OF LAYERS** 0 0 0 0 0 DEMONSTRATION CIRCUIT CS5141/3 5-16V TO 3.3V@1.0A C1□□□ | d D1C4 R2 ₽₿ Н O J2 **B**c6 J5 GND J3 O $\blacksquare$ O J1 GND +C3D3 L1 J4 VOUT O J8 GND Figure 6. Top Copper Figure 7. Bottom Copper Figure 8. Top Silk V<sup>2</sup> is a trademark of Switch Power, Inc. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative