AD9523 14-Output, Low Jitter Clock generator

Applications

The AD9523 provides a low power, multi-output, clock distribution function with low jitter performance, along with an on-chip PLL and VCO. The on-chip VCO tunes from 3.6 GHz to 4.0 GHz.

The AD9523 is designed to support the clock requirements for long term evolution (LTE) and multicarrier GSM base station designs. It relies on an external VCXO to provide the reference jitter cleanup to achieve the restrictive low phase noise requirements necessary for acceptable data converter SNR performance.

The input receivers, oscillator, and zero delay receiver provide both single-ended and differential operation. When connected to a recovered system reference clock and a VCXO, the device generates 14 low noise outputs with a range of 1 MHz to 1 GHz, and one dedicated buffered output from the input PLL (PLL1). The frequency and phase of one clock output relative to another clock output can be varied by means of a divider phase select function that serves as a jitter-free coarse timing adjustment in increments that are equal to the period of the signal coming out of the VCO.

An in-package EEPROM can be programmed through the serial interface to store user-defined register settings for power-up and chip reset.

Features and Benefits
  • Output frequency: <1 MHz to 1 GHz
  • Start-up frequency accuracy: <±100 ppm (determined by VCXO reference accuracy)
  • Zero delay operation
    Input-to-output edge timing: <±500 ps
  • 14 outputs: configurable LVPECL, LVDS, HSTL, and LVCMOS
  • 14 dedicated output dividers with jitterless adjustable delay
  • Adjustable delay: 8 resolution steps of ½ period of VCO output divider
  • Output-to-output skew: <±50 ps
  • Duty-cycle correction for odd divider settings
  • Automatic synchronization of all outputs on power-up
  • Nonvolatile EEPROM stores configuration settings
  • Please see data sheet for additional features
Clock & Timing
RF & Microwave
AD9523/AD9523-1 IBIS Model
Data Sheets
Documentnote
AD9523: Jitter Cleaner and Clock Generator with 14 Differential or 29 LVCMOS Outputs Data Sheet (Rev. D)PDF 690 kB
Application Notes
Documentnote
AN-1066: Power Supply Considerations for AD9523, AD9524, and AD9523-1 Low Noise Clocks (Rev. 0)PDF 330 kB
User Guides
Documentnote
UG-169: Evaluating the AD9523/AD9524 Clock GeneratorPDF 608 kB
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9523BCPZ Contact ADI72 ld LFCSP (10x10mm, 5.3mm exposed pad) OTH 168-40 to 85C10.28.67Y
AD9523BCPZ-REEL7 Production72 ld LFCSP (10x10mm, 5.3mm exposed pad) REEL 400-40 to 85C08.67Y
Evaluation Boards
Part NumberDescriptionPriceRoHS
AD9523-1/PCBZEvaluation Board190Y
Reference Materials
AD9523: Jitter Cleaner and Clock Generator with 14 Differential or 29 LVCMOS Outputs Data Sheet (Rev. D) ad9523
AD9523/AD9523-1 (All Models/All Speed Grades) ad9523
AD9523参考代码 ad9523
AN-1066: Power Supply Considerations for AD9523, AD9524, and AD9523-1 Low Noise Clocks (Rev. 0) ad9523
AN-1066: 低噪声时钟AD9523、AD9524和AD9523-1的电源考虑 (Rev. 0) ad9523
UG-169: Evaluating the AD9523/AD9524 Clock Generator ad9523
RF Source Booklet adf9010