AD9628 12-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter

The AD9628 operates from a single 1.8 V analog power supply and features a separate digital output driver supply to accommodate 1.8 V CMOS or LVDS logic families.  The patented sample-and-hold circuit maintains excellent performance for input frequencies up to 200 MHz and is designed for low cost, low power, and ease of use.  A standard serial port interface supports various product features and functions, such as data output formatting, internal clock divider, power-down, DCO/data timing and offset adjustments.  The AD9628 is packaged in a 64-lead RoHS-compliant LFCSP that is pin compatible with the AD9650/AD9269/ AD9268 16-bit ADC, the AD9258/AD9251/AD9648 14-bit ADCs, the AD9231 12-bit ADC, and the AD9608/AD9204 10-bit ADCs, enabling a simple migration path between 10-bit and 16-bit converters sampling from 20MSPS to 125MSPS.

The AD9628 is a monolithic, dual-channel, 1.8 V supply, 12-bit, 125 MSPS/105 MSPS analog-to-digital converter (ADC). It features a high performance sample-and-hold circuit and on-chip voltage reference.

The product uses multistage differential pipeline architecture with output error correction logic to provide 12-bit accuracy at 125 MSPS data rates and to guarantee no missing codes over the full operating temperature range.

The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).

A differential clock input controls all internal conversion cycles. An optional duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance.

The digital output data is presented in offset binary, Gray code, or twos complement format. A data output clock (DCO) is provided for each ADC channel to ensure proper latch timing with receiving logic. 1.8 V CMOS or LVDS output logic levels are supported. Output data can also be multiplexed onto a single output bus.

Applications
  • Communications
  • Diversity radio systems
  • Multimode digital receivers
  • GSM, EDGE, W-CDMA, LTE, CDMA2000, WIMAX, TD-SCDMA
  • I/Q demodulation systems
  • Smart antenna systems
  • Broadband data applications
  • Battery-powered instruments
  • Hand-held scope meters
  • Portable medical imaging
  • Ultrasound
  • Radar/LIDAR

Product Highlights
  • The AD9628 operates from a single 1.8 V analog power supply and features a separate digital output driver supply to accommodate 1.8 V CMOS or LVDS logic families.
  • The patented sample-and-hold circuit maintains excellent performance for input frequencies up to 200 MHz and is designed for low cost, low power, and ease of use.
  • A standard serial port interface supports various product features and functions, such as data output formatting, internal clock divider, power-down, DCO/data timing and offset adjustments.
  • The AD9628 is packaged in a 64-lead RoHS-compliant LFCSP that is pin compatible with the AD9650/AD9269/ AD9268 16-bit ADC, the AD9258/AD9251/AD9648 14-bit ADCs, the AD9231 12-bit ADC, and the AD9608/AD9204 10-bit ADCs, enabling a simple migration path between 10-bit and 16-bit converters sampling from 20MSPS to 125MSPS.
Features and Benefits
  • 1.8 V analog supply operation
  • 1.8 V CMOS or LVDS outputs
  • SNR = 71.2 dBFS at 70 MHz
  • SFDR = 93 dBc at 70 MHz
  • Low power: 101 mW/channel at 125 MSPS
  • Differential analog input with 650 MHz bandwidth
  • IF sampling frequencies to
    200 MHz
  • On-chip voltage reference and sample-and-hold circuit
  • 2 V p-p differential analog input
  • DNL = ±0.25 LSB
  • See data sheet for additional features
Analog to Digital Converters
AD9628 IBIS Model
Data Sheets
Documentnote
AD9628: 12-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter Data Sheet (Rev. C)PDF 1016 kB
Application Notes
Documentnote
AN-878: High Speed ADC SPI Control Software (Rev. A)PDF 585 kB
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0)PDF 2124 kB
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B)PDF 985 kB
AN-282: Fundamentals of Sampled Data SystemsPDF 2131 kB
AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter (Rev. 0)PDF 291.7 K
AN-827: A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs (Rev. 0)PDF 203 kB
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0)PDF 363 kB
AN-742: Frequency Domain Response of Switched-Capacitor ADCs (Rev. B)PDF 401 kB
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0)PDF 392 kB
AN-737: How ADIsimADC Models an ADC (Rev. B)PDF 373 kB
AN-807: Multicarrier WCDMA Feasibility (Rev. 0)PDF 969 kB
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0)PDF 1535 kB
AN-803: Pin Compatible High Speed ADCs Simplify Design Tasks (Rev. 0)PDF 356 kB
User Guides
Documentnote
UG-003: Evaluating the AD9650/AD9268/AD9258/AD9251/AD9231/AD9204 Analog-to-Digital ConvertersPDF 2699 kB
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9628BCPZ-105 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)OTH 260-40 to 85C32.4327.57Y
AD9628BCPZ-125 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)OTH 260-40 to 85C36.8531.32Y
AD9628BCPZRL7-105 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)REEL 750-40 to 85C32.4327.57Y
AD9628BCPZRL7-125 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)REEL 750-40 to 85C36.8531.32Y
Evaluation Boards
Part NumberDescriptionPriceRoHS
AD9628-125EBZEvaluation Board250Y
Reference Materials
AD9628: 12-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter Data Sheet (Rev. C) ad9628
AD9628:12位、125/105 MSPS、1.8 V双通道模数转换器 (Rev. 0) ad9628
AD9628BCPZ (All Speed Grades) ad9628
AN-878: High Speed ADC SPI Control Software (Rev. A) ad6655
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0) ad9220
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B) ad9220
AN-282: Fundamentals of Sampled Data Systems ad1674
AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter (Rev. 0) ad9220
AN-827: A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs (Rev. 0) ad6655
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0) ad9220
AN-742: Frequency Domain Response of Switched-Capacitor ADCs (Rev. B) ad7476
AN-835: 高速ADC测试和评估 (Rev. 0) ad9510
AN-1142: 高速ADC PCB布局布线技巧 (Rev. 0) ad6655
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0) ad6655
AN-878: 高速ADC SPI控制软件[中文版] (Rev. A) ad6655
AN-282: 采样数据系统基本原理[中文版] (Rev. A) ad75019
AN-737: 如何用ADIsimADC完成ADC建模 (Rev. B) ad6642
AN-737: How ADIsimADC Models an ADC (Rev. B) ad9220
AN-807: 多载波WCDMA的可行性 (Rev. 0) adf4106
AN-807: Multicarrier WCDMA Feasibility (Rev. 0) ad6655
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0) ad9863
AN-827: 放大器与开关电容ADC接口的匹配方法[中文版] (Rev. 0) ad8351
AN-905: VisualAnalog™转换器评估工具1.0版用户手册 (Rev. 0) ad6655
AN-935: ADC变压器耦合前端设计[中文版] (Rev. 0) ad6655
AN-803: 利用引脚兼容高速ADC简化设计任务 (Rev. 0) ad6672
AN-803: Pin Compatible High Speed ADCs Simplify Design Tasks (Rev. 0) ad6672
AN-756: 系统采样以及时钟相位噪声和抖动的影响[中文版] (Rev. 0) ad9540
UG-003: Evaluating the AD9650/AD9268/AD9258/AD9251/AD9231/AD9204 Analog-to-Digital Converters ad9204
RF Source Booklet adf9010
MS-2210:高速ADC的电源设计 ad9861