AD9652 16-bit, 310 MSPS, 3.3/1.8 V Dual Analog-to-Digital Converter (ADC)

The AD9652 is a dual, 16-bit analog-to-digital converter (ADC) with sampling speeds of up to 310 MSPS. It is designed to support demanding, high speed signal processing applications that require exceptional dynamic range over a wide input frequency range (up to 465 MHz). Its exceptional low noise floor of −157.6 dBFS and large signal spurious-free dynamic range (SFDR) performance (exceeding 85 dBFS, typical) allows low level signals to be resolved in the presence of large signals. Integrated dual, 16-bit, 310 MSPS ADCs. On-chip buffer simplifies ADC driver interface. Operation from a 3.3 V and 1.8 V supply and a separate digital output driver supply accommodating LVDS outputs. Proprietary differential input maintains excellent SNR performance for input frequencies of up to 485 MHz. SYNC input allows synchronization of multiple devices. Three-wire, 3.3 V or 1.8 V SPI port for register programming and readback.

The dual ADC cores feature a multistage, pipelined architecture with integrated output error correction logic. A high performance on-chip buffer and internal voltage reference simplify the inter-face to external driving circuitry while preserving the exceptional performance of the ADC.

The AD9652 can support input clock frequencies of up to 1.24 GHz with a 1, 2, 4, and 8 integer clock divider used to generate the ADC sample clock. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle. The 16-bit output data (with an overrange bit) from each ADC is interleaved onto a single LVDS output port along with a double data rate (DDR) clock. Programming for setup and control are accomplished using a 3-wire SPI-compatible serial interface.

The AD9652 is available in a 144-ball CSP_BGA and is specified over the industrial temperature range of −40°C to +85°C. This product is protected by pending U.S. patents.

PRODUCT HIGHLIGHTS
  • Integrated dual, 16-bit, 310 MSPS ADCs.
  • On-chip buffer simplifies ADC driver interface.
  • Operation from a 3.3 V and 1.8 V supply and a separate digital output driver supply accommodating LVDS outputs.
  • Proprietary differential input maintains excellent SNR performance for input frequencies of up to 485 MHz.
  • SYNC input allows synchronization of multiple devices.
  • Three-wire, 3.3 V or 1.8 V SPI port for register programming and readback.
APPLICATIONS
  • Miltary radar and communications
  • Multimode digital receivers (3G or 4G)
  • Test and Instrumentation
  • Smart antenna systems
Features and Benefits
  • High Dynamic Range
    - SNR = 75.0 dBFS at 70 MHz
    (AIN = −1 dBFS)
    - SFDR = 87 dBc at 70 MHz
    (AIN = −1 dBFS)
    - See data sheet for additional features
  • Excellent IF Sampling Performance
    - SNR = 73.7 dBFS at 170 MHz (AIN = −1 dBFS)
    - SFDR = 85 dBc at 170 MHz
    (AIN = −1 dBFS)
    - Full power bandwidth of 465 MHz
  • On-chip 3.3 V buffer
    - Programmable input span of 2 V p-p to 2.5 V p-p (default)
  • Differential clock input receiver with 1, 2, 4, and 8 integer inputs (clock divider input accepts up to 1.24 GHz)
  • Internal ADC clock duty cycle stabilizer
  • SYNC input allows multichip synchronization
  • Total power consumption:
    2.16 W
    - 3.3 V and 1.8 V supply voltages
  • DDR LVDS (ANSI-644 levels) outputs
  • Serial port control
  • Energy saving power-down modes
Analog to Digital Converters
MathWorks®
Data Sheets
Documentnote
AD9652: 16-Bit, 310 MSPS, 3.3 V/1.8 V Dual Analog-to-Digital Converter (ADC) Data Sheet (Rev. A)PDF 1334 kB
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9652BBCZ-310 Production144 ball CSPBGA (10x10)OTH 184-40 to 85C272.05231.25Y
AD9652BBCZRL7-310 Production144 ball CSPBGA (10x10)REEL 400-40 to 85C272.05231.25Y
Evaluation Boards
Part NumberDescriptionPriceRoHS
AD9652-310EBZEvaluation Board395Y
AD-FMCOMMS6-EBZEvaluation Board650Y
AD9652: 16-Bit, 310 MSPS, 3.3 V/1.8 V Dual Analog-to-Digital Converter (ADC) Data Sheet (Rev. A) ad9652