The ADCLK950 is an ultrafast clock fanout buffer fabricated on the Analog Devices, Inc., proprietary XFCB3 silicon germanium (SiGe) bipolar process. This device is designed for high speed applications requiring low jitter.
The device has two selectable differential inputs via the IN_SEL control pin. Both inputs are equipped with center tapped, differential, 100 Ω on-chip termination resistors. The inputs accept dc-coupled LVPECL, CML, 3.3 V CMOS (single-ended), and ac-coupled 1.8 V CMOS, LVDS, and LVPECL inputs. A VREFx pin is available for biasing ac-coupled inputs.
The ADCLK950 features 10 full-swing emitter coupled logic (ECL) output drivers. For LVPECL (positive ECL) operation, bias VCC to the positive supply and VEE to ground. For ECL operation, bias VCC to ground and VEE to the negative supply.
The output stages are designed to directly drive 800 mV each side into 50 Ω terminated to VCC − 2 V for a total differential output swing of 1.6 V.
The ADCLK950 is available in a 40-lead LFCSP and specified for operation over the standard industrial temperature range of −40°C to +85°C.
Features and Benefits | Clock & TimingOpticalBroadbandRF & MicrowaveADCLK950 IBIS Models |
Document | note |
ADCLK950: Two Selectable Inputs, 10 LVPECL Outputs, SiGe Clock Fanout Buffer Data Sheet (Rev. B) | PDF 342.44 K |
Document | note |
UG-067: Setting Up the Evaluation Board for the ADCLK950 | PDF 217 kB |
Document | note |
Part Number | Package | Packing Qty | Temp Range | Price 100-499 | Price 1000+ | RoHS |
---|---|---|---|---|---|---|
ADCLK950BCPZ Production | 40 ld LFCSP (6x6mm w_2.9mm EP) | OTH 490 | -40 to 85C | 6.47 | 5.5 | Y |
ADCLK950BCPZ-REEL7 Production | 40 ld LFCSP (6x6mm w_2.9mm EP) | REEL 750 | -40 to 85C | 6.47 | 5.5 | Y |