74AHC125PW: Quad buffer/line driver; 3-state
The 74AHC125; 74AHCT125 is a high-speed Si-gate CMOS device and is pin compatible with
Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard
JESD7-A.
The 74AHC125; 74AHCT125 provides four non-inverting buffer/line drivers with 3-state outputs.
The 3-state outputs (nY) are controlled by the output enable input (nOE). A HIGH at nOEcauses the outputs to assume a
high-impedance OFF-state.
The 74AHC125; 74AHCT125 is identical to the 74AHC126; 74AHCT126 but has active LOW enable
inputs.
74AHC125PW: Product Block Diagram
74AHC125PW: Block Diagram
Outline 3d SOT402-1
Data Sheets (1)
Application Notes (5)
Brochures (2)
Package Information (1)
Packing (1)
Supporting Information (1)
IBIS Model
Ordering Information
Product | Status | Family | VCC (V) | Function | Logic switching levels | Description | Output drive capability (mA) | Package version | fmax (MHz) | No of bits | tpd (ns) | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74AHC125PW | Active | AHC(T) | 2.0 - 5.5 | Buffers/inverters/drivers | CMOS | quad buffer/line driver (3-state) | +/- 8 | SOT402-1 | 60 | 4 | 3 | low | -40~125 | 138 | 6.91114601769911 | 64.2503584070796 | TSSOP14 | 14 |