74AUP1G79GN: Low-power D-type flip-flop; positive-edge trigger
The 74AUP1G79 provides the single positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one setup time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
74AUP1G79GN: Product Block Diagram
Outline 3d SOT1115
Data Sheets (1)
Application Notes (2)
Brochures (3)
Selector Guides (2)
Package Information (1)
Packing (1)
Supporting Information (1)
Name/Description | Modified Date |
---|
MAR_SOT1115 Topmark (REV 1.0) PDF (47.0 kB) MAR_SOT1115 [English] | 03 Jun 2013 |
IBIS Model
Ordering Information
Product | Status | Family | Function | VCC (V) | Description | Logic switching levels | Package version | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74AUP1G79GN | Active | AUP | D-type flip-flops | 1.1 - 3.6 | positive-edge trigger | CMOS | SOT1115 | +/- 1.9 | 9.1 | 400 | ultra low | -40~125 | 334 | 22.6 | 207 | XSON6 | 6 |
Package Information
Product ID | Package Description | Outline Version | Reflow/Wave Soldering | Packing | Product Status | Part NumberOrdering code(12NC) | Marking | Chemical Content | RoHS / Pb Free / RHF | LeadFree Conversion Date | MSL | MSL LF |
---|
74AUP1G79GN | | SOT1115 | | Reel 7" Q1/T1, Q3/T4 | Active | 74AUP1G79GN,132
(9352 917 45132) | pP | 74AUP1G79GN | | Always Pb-free | 1 | 1 |