74AUP2G132GS: Low-power dual 2-input NAND Schmitt trigger
The 74AUP2G132 provides the dual 2-input NAND Schmitt trigger function which accepts
standard input signals. They can transform slowly changing input signals into sharply
defined, jitter-free output signals.
This device ensures a very low static and dynamic power consumption across the entire
VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
The inputs switch at different points for positive and negative-going signals. The difference
between the positive voltage VT+ and the negative voltage VT- is defined as the input
hysteresis voltage VH.
74AUP2G132GS: Product Block Diagram
sot1203_3d
Data Sheets (1)
Application Notes (2)
Brochures (3)
Selector Guides (2)
Package Information (1)
Packing (1)
Supporting Information (1)
Name/Description | Modified Date |
---|
MAR_SOT1203 Topmark (REV 1.0) PDF (73.0 kB) MAR_SOT1203 [English] | 03 Jun 2013 |
IBIS Model
Ordering Information
Product | Status | Family | Function | VCC (V) | Description | Type | Logic switching levels | Package version | Output drive capability (mA) | tpd (ns) | fmax (MHz) | No of bits | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74AUP2G132GS | Active | AUP | Schmitt-triggers | 1.1 - 3.6 | dual 2-input NAND gate Schmitt-trigger | NAND gates | CMOS | SOT1203 | +/- 1.9 | 10 | 70 | 2 | ultra Low | -40~125 | 276 | 10.8 | 146 | XSON8 | 8 |