74AUP2G79DC-Q100: Low-power dual D-type flip-flop; positive-edge trigger

The 74AUP2G79-Q100 provides the dual positive-edge triggered D‑type flip‑flop. Information on the data input (nD) is transferred to the nQ output on the LOW‑to‑HIGH transition of the clock pulse (nCP). The nD input must be stable one set-up time prior to the LOW‑to‑HIGH clock transition for predictable operation.

Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.

This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.

This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

74AUP2G79DC-Q100: Product Block Diagram
Outline 3d SOT765-1
Data Sheets (1)
Name/DescriptionModified Date
Low-power dual D-type flip-flop; positive-edge trigger (REV 1.0) PDF (121.0 kB) 74AUP2G79_Q10011 Jun 2013
Application Notes (1)
Name/DescriptionModified Date
Pin FMEA for AUP family (REV 1.0) PDF (53.0 kB) AN1105206 May 2011
Brochures (3)
Name/DescriptionModified Date
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP16 Feb 2015
NXP® ultra-low-power CMOS logic 74AUP1G/2G/3Gxxx: Advanced, ultra-low-power CMOS logic (REV 1.0) PDF (1.4 MB) 7501745813 Oct 2014
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 7501751120 May 2014
Selector Guides (2)
Name/DescriptionModified Date
ロジック製品セレクションガイド... (REV 1.0) PDF (38.3 MB) LOGIC_SELECTION_GUIDE_2015_JP19 Nov 2015
Logic selection guide 2016 (REV 1.1) PDF (15.3 MB) 7501728508 Jan 2015
Package Information (1)
Name/DescriptionModified Date
plastic very thin shrink small outline package; 8 leads; body width 2.3 mm (REV 1.1) PDF (245.0 kB) SOT765-105 Jul 2016
Packing (1)
Name/DescriptionModified Date
VSSOP8; Reel pack, reverse; SMD, 7" Q3/T4 Standard product orientation Orderable part number ending ,125 or... (REV 5.0) PDF (210.0 kB) SOT765-1_12503 May 2013
Ordering Information
ProductStatusFamilyVCC (V)DescriptionLogic switching levelsOutput drive capability (mA)tpd (ns)fmax (MHz)Power dissipation considerationsTamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pinsPackage version
74AUP2G79DC-Q100ActiveAUP1.1 - 3.6dual D-type flip-flopCMOS+/- 1.98.5400ultra low-40~12520334.1113VSSOP88SOT765-1
Package Information
Product IDPackage DescriptionOutline VersionReflow/Wave SolderingPackingProduct StatusPart NumberOrdering code(12NC)MarkingChemical ContentRoHS / Pb Free / RHFLeadFree Conversion DateMSLMSL LF
74AUP2G79DC-Q100SOT765-1Reel 7" Q3/T4, ReverseActive74AUP2G79DC-Q100H (9353 016 64125)p7974AUP2G79DC-Q100Always Pb-free11