74AUP2G80GM: Low-power dual D-type flip-flop; positive-edge trigger
The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The input pin D must be stable one setup time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.
74AUP2G80GM: Product Block Diagram
Outline 3d SOT902-2
Data Sheets (1)
Application Notes (3)
Brochures (3)
Selector Guides (2)
Package Information (1)
Packing (1)
IBIS Model
Ordering Information
Product | Status | Family | VCC (V) | Function | Description | Logic switching levels | Package version | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74AUP2G80GM | Active | AUP | 1.1 - 3.6 | D-type flip-flops | positive-edge trigger | CMOS | SOT902-2 | +/- 1.9 | 9.1 | 400 | ultra low | -40~125 | 245 | 16.2 | 134 | XQFN8 | 8 |
Package Information
Product ID | Package Description | Outline Version | Reflow/Wave Soldering | Packing | Product Status | Part NumberOrdering code(12NC) | Marking | Chemical Content | RoHS / Pb Free / RHF | LeadFree Conversion Date | EFR | IFR(FIT) | MTBF(hour) | MSL | MSL LF |
---|
74AUP2G80GM | | SOT902-2 | | Reel 7" Q3/T4, Reverse | Active | 74AUP2G80GM,125
(9352 814 29125) | p80 | 74AUP2G80GM | | Always Pb-free | 0.0 | 3.29 | 3.04E8 | 1 | 1 |