The 74AUP3G0434 is a dual inverter and single buffer.
Schmitt trigger action at all inputs makes the circuit tolerant of slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.
Name/Description | Modified Date |
---|---|
Low-power dual inverter and single buffer (REV 2.0) PDF (316.0 kB) 74AUP3G0434 [English] | 17 Jan 2013 |
Name/Description | Modified Date |
---|---|
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English] | 13 Mar 2013 |
Name/Description | Modified Date |
---|---|
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP [English] | 16 Feb 2015 |
NXP® ultra-low-power CMOS logic 74AUP1G/2G/3Gxxx: Advanced, ultra-low-power CMOS logic (REV 1.0) PDF (1.4 MB) 75017458 [English] | 13 Oct 2014 |
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 75017511 [English] | 20 May 2014 |
Name/Description | Modified Date |
---|---|
ロジック製品セレクションガイド... (REV 1.0) PDF (38.3 MB) LOGIC_SELECTION_GUIDE_2015_JP [English] | 19 Nov 2015 |
Logic selection guide 2016 (REV 1.1) PDF (15.3 MB) 75017285 [English] | 08 Jan 2015 |
Name/Description | Modified Date |
---|---|
extremely thin small outline package; no leads; 8 terminals (REV 1.0) PDF (188.0 kB) SOT1116 [English] | 08 Feb 2016 |
Name/Description | Modified Date |
---|---|
Standard product orientation 12NC ending 115 (REV 2.0) PDF (88.0 kB) SOT1116_115 [English] | 04 Apr 2013 |
Name/Description | Modified Date |
---|---|
MAR_SOT1116 Topmark (REV 1.0) PDF (73.0 kB) MAR_SOT1116 [English] | 03 Jun 2013 |
Product | Status | Family | VCC (V) | Function | Logic switching levels | Description | Type | Package version | Output drive capability (mA) | tpd (ns) | fmax (MHz) | No of bits | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
74AUP3G0434GN | Active | AUP | 1.1 - 3.6 | Combination | CMOS | dual inverter and single buffer | Combination gates | SOT1116 | +/- 1.9 | 4 | 70 | 3 | ultra low | -40~125 | 238 | 10.6 | 148 | XSON8 | 8 |
Product ID | Package Description | Outline Version | Reflow/Wave Soldering | Packing | Product Status | Part NumberOrdering code(12NC) | Marking | Chemical Content | RoHS / Pb Free / RHF | LeadFree Conversion Date | MSL | MSL LF |
---|---|---|---|---|---|---|---|---|---|---|---|---|
74AUP3G0434GN | SOT1116 | Reel 7" Q1/T1 | Active | 74AUP3G0434GNX (9352 994 43115) | pZ | 74AUP3G0434GN | Always Pb-free | 1 | 1 | |||
Reel 7" Q3/T4, Reverse | Withdrawn | 74AUP3G0434GNH (9352 994 43125) | pZ | 74AUP3G0434GN | Always Pb-free | 1 | 1 |