74AUP3G34DC: Low-power triple buffer
The 74AUP3G34 is a triple buffer.
Schmitt trigger action at all inputs makes the circuit tolerant of slower input rise and fall
times.
This device ensures a very low static and dynamic power consumption across the entire
VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using IOFF. The IOFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
74AUP3G34DC: Product Block Diagram
Outline 3d SOT765-1
Data Sheets (1)
Brochures (1)
Selector Guides (2)
Package Information (1)
Packing (1)
IBIS Model
Ordering Information
Product | Status | Family | VCC (V) | Function | Logic switching levels | Description | Package version | Output drive capability (mA) | fmax (MHz) | No of bits | tpd (ns) | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74AUP3G34DC | Active | AUP | 1.1 - 3.6 | triple buffer | CMOS | triple buffer | SOT765-1 | +/- 1.9 | 70 | 3 | 3.9 | ultra low | -40~125 | 203 | 34.1 | 113 | VSSOP8 | 8 |
Package Information
Product ID | Package Description | Outline Version | Reflow/Wave Soldering | Packing | Product Status | Part NumberOrdering code(12NC) | Marking | Chemical Content | RoHS / Pb Free / RHF | LeadFree Conversion Date | MSL | MSL LF |
---|
74AUP3G34DC | | SOT765-1 | | Reel 7" Q3/T4, Reverse | Active | 74AUP3G34DCH
(9352 806 94125) | Standard Marking | 74AUP3G34DC | | Always Pb-free | 1 | 1 |