MC100E150: ECL 6-Bit D Latch
The MC10E/100E150 contains six D-type latches with differential outputs. When both Latch Enables (LEN1, LEN2) are LOW, the latch is transparent and input data transitions propagate through to the output. A logic HIGH on either LEN1 or LEN2 (or both) latches the data. The Master Reset (MR) overrides all other controls to set the Q outputs low.The 100 Series contains temperature compensation.
特性- 800ps Max. Propagation Delay
- PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
- NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
- Internal Input Pulldown Resistors
- ESD Protection: > 1 kV HBM, > 75 V MM
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 173 devices
- Pb-Free Packages are Available
|
应用注释 (17)
封装图纸 (1)
Document Title | Document ID/Size | Revision |
---|
28 LEAD PLCC | 776-02 (67.7kB) | F |
数据表 (1)
产品订购型号
产品 | 状况 | Compliance | 具体说明 | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
MC100E150FNG | Active | Pb-free
Halide free | ECL 6-Bit D Latch | PLCC-28 | 776-02 | 3 | Tube | 37 | 联系BDTIC |
MC100E150FNR2G | Active | Pb-free
Halide free | ECL 6-Bit D Latch | PLCC-28 | 776-02 | 3 | Tape and Reel | 500 | 联系BDTIC |
订购产品技术参数
Product | Type | Bits | Input Level | Output Level | VCC Typ (V) | tJitter Typ (ps) | tpd Typ (ns) | tsu Min (ns) | th Min (ns) | trec Typ (ns) | tR & tF Max (ps) | fToggle Typ (MHz) |
---|
MC100E150FNG | Latch | 6 | ECL | ECL | 5 | 1 | 0.375 | 0.2 | 0.2 | 0.65 | 650 | 1100 |
MC100E150FNR2G | Latch | 6 | ECL | ECL | 5 | 1 | 0.375 | 0.2 | 0.2 | 0.65 | 650 | 1100 |