The MC10EL/100EL35 is a high speed JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of the clock. The reset pin is asynchronous and is activated with a logic HIGH.
Features
|
Applications
|
Document Title | Document ID/Size | Revision | Revision Date |
---|---|---|---|
5 V ECL JK Flip-Flop | MC10EL35/D (151kB) | 8 | Jul, 2016 |
Document Title | Document ID/Size | Revision | Revision Date |
---|---|---|---|
IBIS Model for MC10EL35D | MC10EL35D.IBS (9.0kB) |
Document Title | Document ID/Size | Revision |
---|---|---|
SOIC-8 Narrow Body | 751-07 (62.6kB) | AK |
TSSOP 8 3.0x3.0x0.95 mm | 948R-02 (77.3kB) | A |
Product | Status | Compliance | Package | MSL* | Container | Budgetary Price/Unit | ||
---|---|---|---|---|---|---|---|---|
MC10EL35DG | Active | Pb-free Halide free | SOIC-8 | 751-07 | 1 | Tube | 98 | Contact BDTIC |
MC10EL35DTG | Last Shipments | Pb-free Halide free | TSSOP-8 | 948R-02 | 3 | Tube | 100 |
Product | Type | Bits | Input Level | Output Level | VCC Typ (V) | tJitter Typ (ps) | tpd Typ (ns) | tsu Min (ns) | th Min (ns) | trec Typ (ns) | tR & tF Max (ps) | fToggle Typ (MHz) |
---|---|---|---|---|---|---|---|---|---|---|---|---|
MC10EL35DG | JK-Type | 1 | ECL | ECL | 5 | 1 | 0.525 | 0.15 | 0.25 | 0.2 | 350 | 2200 |