NB3L8543S: 2.5 V/3.3 V Differential 2:1 MUX to 4 LVDS Clock Fanout Buffer Outputs with Clock Enable and Clock Select

The NB3L8543S is a high performance, low skew 1−to−4 LVDS Clock Fanout Buffer. The NB3L8543S features a multiplexed input which can be driven by either a differential or single−ended input to allow for the distribution of a lower speed clock along with the high speed system clock. The CLK_SEL pin will select the differential CLK and CLKb inputs when LOW (or left open and pulled LOW by the internal pull−down resistor). When CLK_SEL is HIGH, the differential PCLK and PCLKb inputs are selected. The common clock enable pin, CLK_EN, is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse on the outputs during asynchronous assertion/deassertion of the clock enable pin. The internal flip flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

Features
  • Four Differential LVDS Output Pairs
  • Two Selectable Differential Clock Inputs
  • CLK/CLKb Can Accept LVPECL, LVDS, HCSL, HSTL and SSTL
  • PCLK/PCLK Can Accept LVPECL, LVDS, CML and SSTL
  • Maximum Output Frequency: 650 MHz
  • Additive Phase Jitter, RMS: 50 fs (typical)
  • Output Skew: 40 ps (maximum)
  • Part−to−part Skew: 200 ps (maximum)
  • Propagation Delay: 1.9 ns (maximum)
Applications
  • Computing
  • Telecom
  • Backplanes
End Products
  • Routers
  • Servers
  • Switches
Application Notes (5)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Semiconductor Package Thermal CharacterizationAND8215/D (363.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
Package Drawings (1)
Document TitleDocument ID/SizeRevision
TSSOP-20 WB948E-02 (39.7kB)D
Data Sheets (1)
Document TitleDocument ID/SizeRevisionRevision Date
2.5V/3.3V Differential 2:1 MUX to 4 LVDS Fanout Buffer OutputsNB3L8543S/D (228kB)1Oct, 2014
Order Information
ProductStatusCompliancePackageMSL*ContainerBudgetary Price/Unit
NB3L8543SDTGActivePb-free Halide freeTSSOP-20948E-021Tube75Contact BDTIC
NB3L8543SDTR2GActivePb-free Halide freeTSSOP-20948E-021Tape and Reel2500Contact BDTIC
Specifications
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
NB3L8543SDTGBuffer12:1:4HCSL HSTL CML LVPECL SSTL LVDSLVDS3.3 2.50.05401.4550 500650 500
NB3L8543SDTR2GBuffer12:1:4LVPECL CML HSTL LVDS SSTL HCSLLVDS3.3 2.50.05401.4550 500650 500
2.5V/3.3V Differential 2:1 MUX to 4 LVDS Fanout Buffer Outputs (228kB) NB3L8543S
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Semiconductor Package Thermal Characterization NGTB15N60EG
Storage and Handling of Drypack Surface Mount Device NB3U23C
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
TSSOP-20 WB NLSX3018