NB3N111K: Clock / Data Fanout Buffer, 1:10 Differential, 3.3 V, with HCSL Outputs

The NB3N111K is a differential 1 to 10 Clock and Data fanout buffer with Highspeed Current Steering Logic (HCSL) outputs optimized for ultra low propagation delay variation. The NB3N111K is designed with HCSL clock distribution and FBDIMM applications in mind.

Features
  • Typical Input Clock Frequency 100, 133, 166, or 400 MHz
  • 0.1 ps Typical RMS Phase Jitter
  • Operating Range: VCC = 3.0 V to 3.6 V with GND = 0 V
  • 220 ps Typical Rise and Fall Times
  • 800 ps Typical Propagation Delay
  • Delta tpd 100 ps Maximum Propagation Delay Variation per Diff Pair
  • Differential HCSL Output Levels
Benefits
  • Verstile Design Capabilities
  • Best in class for jitter performance
  • Conformance with Industry Standards
Applications
  • Clock Distribution
  • PCIe I, II, II
  • Networking
  • High End Computing
End Products
  • Servers
  • Routers
  • FBDIMM Memory Card
Application Notes (6)
Document TitleDocument ID/SizeRevisionRevision Date
A System Designer's Guide for Building a PCIe Clock Tree while Addressing Timing ChallengesAND9202/D (179kB)1Mar, 2015
Board Level Application Notes for DFN and QFN PackagesAND8211/D (175.0kB)1
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN)AND8086/D (40.0kB)0
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Semiconductor Package Thermal CharacterizationAND8215/D (363.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Package Drawings (1)
Document TitleDocument ID/SizeRevision
QFN32, 5x5, 0.5P, 3.1x3.1EP488AM (57.4kB)A
Data Sheets (1)
Document TitleDocument ID/SizeRevisionRevision Date
3.3V Differential 1:10 Fanout Clock and Data Driver with HCSL OutputsNB3N111K/D (124.0kB)5
Order Information
ProductStatusCompliancePackageMSL*ContainerBudgetary Price/Unit
NB3N111KMNGActivePb-free Halide freeQFN-32488AM1Tube74Contact BDTIC
NB3N111KMNR4GActivePb-free Halide freeQFN-32488AM1Tape and Reel1000Contact BDTIC
Specifications
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
NB3N111KMNGBuffer11:10ECL CMOS LVDS TTL HCSLHCSL3.30.11000.8400400400
NB3N111KMNR4GBuffer11:10TTL CMOS HCSL ECL LVDSHCSL3.30.11000.8400400400
3.3V Differential 1:10 Fanout Clock and Data Driver with HCSL Outputs (124.0kB) NB3N111K
A System Designer's Guide for Building a PCIe Clock Tree while Addressing Timing Challenges NCN2612B
Board Level Application Notes for DFN and QFN Packages NB6L56
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN) NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Semiconductor Package Thermal Characterization NGTB15N60EG
Storage and Handling of Drypack Surface Mount Device NB3U23C
QFN32, 5x5, 0.5P, 3.1x3.1EP NCN6804