The MC10EL/100EL15 is a low skew 1:4 clock distribution chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. If a single-ended input is to be used the VBB output should be connected to the CLK input and bypassed to ground via a 0.01 F capacitor. The VBB output is designed to act as the switching reference for the input of the EL15 under single-ended input conditions, as a result this pin can only source/sink up to 0.5mA of current. The EL15 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input. The common enable (ENbar) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input.The 100 series contains temperature compensation.
特性
|
Document Title | Document ID/Size | Revision | Revision Date |
---|---|---|---|
5V ECL 1:4 Clock Distribution Chip | MC10EL15/D (158kB) | 7 | Jul, 2016 |
Document Title | Document ID/Size | Revision | Revision Date |
---|---|---|---|
IBIS Model for mc100el15d -5.2V | MC100EL15D_-52.IBS (11.0kB) | 1 |
Document Title | Document ID/Size | Revision |
---|---|---|
SOIC 16 LEAD | 751B-05 (38.2kB) | K |
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) | ||
---|---|---|---|---|---|---|---|---|
MC100EL15DG | Active | Pb-free Halide free | SOIC-16 | 751B-05 | 1 | Tube | 48 | 联系BDTIC |
MC100EL15DR2G | Active | Pb-free Halide free | SOIC-16 | 751B-05 | 1 | Tape and Reel | 2500 | 联系BDTIC |
Product | Type | Channels | Input / Output Ratio | Input Level | Output Level | VCC Typ (V) | tJitterRMS Typ (ps) | tskew(o-o) Max (ps) | tpd Typ (ns) | tR & tF Max (ps) | fmaxClock Typ (MHz) | fmaxData Typ (Mbps) |
---|---|---|---|---|---|---|---|---|---|---|---|---|
MC100EL15DG | Buffer | 1 | 2:1:4 | ECL | ECL | 5 | 2.6 | 50 | 0.57 | 575 | 1250 | |
MC100EL15DR2G | Buffer | 1 | 2:1:4 | ECL | ECL | 5 | 2.6 | 50 | 0.57 | 575 | 1250 |