MC10EP445: 3.3 V / 5.0 V ECL 8-Bit Serial to Parallel Converter

The MC10/100EP445 is an integrated 8-bit differential serial to parallel data converter with frame asynchronous data resynchronization. The device is designed to operate for NRZ data rates of up to 5.0 Gb/s. The conversion sequence was chosen to convert the first serial bit to Q0, the second bit to Q1, etc. Two selectable differential serial inputs, which are selected by SINSEL, provide this device with loop-back testing capability. The MC10/100EP445 has a Sync pin which, when held high for at least two consecutive clock cycles, will swallow one bit of data shifting the start of the conversion data from Dn to Dn+1. Each additional shift requires an additional pulse to be applied to the Sync pin. Extra control pins are provided to reset and disable internal clock circuitry. Additionally, VBB pin is provided for single-ended input condition.The 100 Series contains temperature compensation.

特性
  • 1530 ps Propagation Delay
  • 5.0 Gb/s Data Rate Capability
  • Differential Clock and Serial Inputs
  • VBB Output for Single-Ended Input Applications
  • Asynchronous Data Synchronization (SYNC)
  • Asynchronous Master Reset (RESET)
  • PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE =-3.0 V to -5.5 V
  • Open Input Default State
  • CLK ENABLE Immune to Runt Pulse Generation
  • Pb-Free Packages are Available
应用
  • Serial to Parallel Converision
封装
应用注释 (9)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
Serial / Parallel Converter, 3.3 V / 5 V, 8-bit ECLMC10EP445/D (145kB)16
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
MC10EP445FAGActivePb-free Halide freeLQFP-32联系BDTIC2Tray JEDEC250联系BDTIC
MC10EP445FAR2GLifetimePb-free Halide freeLQFP-32联系BDTIC2Tape and Reel2000
订购产品技术参数
ProductTypeBitsInput LevelOutput LevelVCC Typ (V)fdr Typ (Gb/sec)tpd Typ (ns)tsu Min (ns)th Min (ns)tJitter Typ (ps)tR & tF Max (ps)
MC10EP445FAGSerial/Parallel8CML ECLECL5 3.32.51.6-0.440.560.2400
Serial / Parallel Converter, 3.3 V / 5 V, 8-bit ECL (145kB) MC10EP445
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91