MC10H641: 1:9 Clock Driver

The MC10H/100H641 is a single supply, low skew translating 1:9 clock driver. Devices in the H600 translator series utilize the 28-lead PLCC for optimal power pinning, signal flow through and electrical performance. The device features a 24mA TTL output stage, with AC performance specified into a 50pF load capacitance. A latch is provided on-chip. When LEN is LOW (or left open, in which case it is pulled LOW by the internal pulldown) the latch is transparent. A HIGH on the enable pin (EN) forces all outputs LOW. Both the LEN and EN pins are positive ECL inputs. The VBB output is provided in case the user wants to drive the device with a single-ended input. For single-ended use the VBB should be connected to the D input and bypassed with a 0.01 F capacitor. The 10H version of the H641 is compatible with positive MECL 10H logic levels. The 100H version is compatible with positive 100K levels.

特性
  • PECL-TTL Version of Popular ECLinPS E111
  • Low Skew
  • Guaranteed Skew Spec
  • Latched Input
  • Differential ECL Internal Design
  • VBB Output for Single-Ended Use
  • Single +5V Supply
  • Logic Enable
  • Extra Power and Ground Supplies
  • Separate ECL and TTL Supply Pins
  • Pb-Free Packages are Available
封装
应用注释 (10)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
Family Characteristics for MECL 10H™ and MECL 10K™TND309/D (248.0kB)1
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
封装图纸 (1)
Document TitleDocument ID/SizeRevision
28 LEAD PLCC776-02 (67.7kB)F
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
Single-Supply PECL-TTL 1:9 Clock Distribution ChipMC10H641/D (137.0kB)7
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
MC10H641FNGActivePb-free Halide freePLCC-28776-023Tube37联系BDTIC
MC10H641FNR2GLast ShipmentsPb-free Halide freePLCC-28776-023Tape and Reel500
订购产品技术参数
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
MC10H641FNGBuffer11:9ECLECL53505.36170065
Single-Supply PECL-TTL 1:9 Clock Distribution Chip (137.0kB) MC10H641
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
Family Characteristics for MECL 10H™ and MECL 10K™ MC10H604
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91
28 LEAD PLCC MC10H604