MC14018B: Preset Divide By N Counter
The MC14018B contains five Johnson counter stages which are asynchronously presettable and resettable. The counters are synchronous, and increment on the positive going edge of the clock. Presetting is accomplished by a logic 1 on the preset enable input. Data on the Jam inputs will then be transferred to their respective Qbar outputs (inverted). A logic 1 on the reset input will cause all Qbar outputs to go to a logic 1 state. Division by any number from 2 to 10 can be accomplished by connecting appropriate Qbar outputs to the data input, as shown in the Function Selection table. Anti-lock gating is included in the MC14018B to assure proper counting sequence.
特性- Fully Static Operation
- Schmitt Trigger on Clock Input
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- Pin-for-Pin Replacement for CD4018B
- Pb-Free Packages are Available*
|
仿真模型 (2)
封装图纸 (1)
Document Title | Document ID/Size | Revision |
---|
SOIC 16 LEAD | 751B-05 (38.2kB) | K |
数据表 (1)
产品订购型号
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
MC14018BDG | Active | Pb-free
Halide free | SOIC-16 | 751B-05 | 1 | Tube | 48 | $0.28 |
MC14018BDR2G | Active | Pb-free
Halide free | SOIC-16 | 751B-05 | 1 | Tape and Reel | 2500 | $0.28 |
NLV14018BDG | Active | AEC Qualified
PPAP Capable
Pb-free
Halide free | SOIC-16 | 751B-05 | 1 | Tube | 48 | $0.308 |
订购产品技术参数
Product | Type | VCC Min (V) | VCC Max (V) | tpd Max (ns) | PD Max (W) | IO Max (mA) |
---|
MC14018BDG | Counter | 3 | 18 | 240 | 0.5 | 2.25 |
MC14018BDR2G | Counter | 3 | 18 | 240 | 0.5 | 2.25 |
NLV14018BDG | Counter | 3 | 18 | 240 | 0.5 | 2.25 |