NB100LVEP56: Multiplexer, 2:1 Differential, Dual ECL, 2.5 V / 3.3 V

The NB100LVEP56 is a dual, fully differential 2:1 multiplexer. The differential data path makes the device ideal for multiplexing low skew clock or differential data signals. The device features both individual and common select inputs to address both data path and random logic applications. Common and individual selects can accept both ECL and CMOS input voltage levels. Multiple VBB pins are provided. The VBB pin, an internally generated voltage supply is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC C via 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

特性
  • 700 ps Typical Propagation Delays
  • Maximum Frequency > 2.5 GHz Typical
  • PECL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = - 2.375 V to - 3.8 V
  • Separate, Common Select, and Individual Select (Compatible with ECL and CMOS Input Voltage Levels)
  • Q Output will Default LOW with Inputs Open or at VEE
  • Multiple VBB Outputs
  • Pb-Free Packages are Available
封装
应用注释 (14)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN)AND8086/D (40.0kB)0
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
ECLinPS Plus™ Spice Modeling KitAND8009/D (343.0kB)11
ECLinPS and ECLinPS Lite SPICE I/O Modeling KitAN1503/D (120.0kB)6
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuideAND8002 (71kB)12
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Metastability and the ECLinPS FamilyAN1504/D (103.0kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
封装图纸 (2)
Document TitleDocument ID/SizeRevision
QFN24, 4x4, 0.5P485L-01 (60.0kB)B
TSSOP-20 WB948E-02 (39.7kB)D
仿真模型 (3)
Document TitleDocument ID/SizeRevisionRevision Date
ECLinPS Plus SPICE Modeling KitAND8009 (343.0kB)11
IBIS Model for NB100LVEP56DT 2.5VNB100LVEP56DT_25.IBS (6.0kB)1
IBIS Model for nb100lvep56dt 3.3VNB100LVEP56DT_33.IBS (5.0kB)1
评估板文档 (1)
Document TitleDocument ID/SizeRevisionRevision Date
Evaluation Board User's Manual for High Frequency TSSOP 20EVBUM2057/D (247.0kB)2
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
2.5 V / 3.3 V ECL Dual Differential 2:1 MultiplexerNB100LVEP56/D (105kB)11
评估板与开发工具
产品状况Compliance简短说明
ECLTSSOP20EVBActiveHigh Frequency TSSOP20 Evaluation Board
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NB100LVEP56DTObsoletePb-freeTSSOP-20948E-021Tube75
NB100LVEP56DTGActivePb-free Halide freeTSSOP-20948E-021Tube75联系BDTIC
NB100LVEP56DTR2ObsoletePb-freeTSSOP-20948E-021Tape and Reel2500
NB100LVEP56DTR2GActivePb-free Halide freeTSSOP-20948E-021Tape and Reel2500联系BDTIC
NB100LVEP56MNGActivePb-free Halide freeQFN-24485L-011Tube92联系BDTIC
NB100LVEP56MNR2GActivePb-free Halide freeQFN-24485L-011Tape and Reel3000联系BDTIC
订购产品技术参数
ProductInput/Output RatioChannelsInput LevelOutput LevelVCC Typ (V)fMax Typ (MHz)tJitter Typ (ps)tskew(OO) Max (ps)tpd Typ (ns)
NB100LVEP56DTG2:12ECL CML LVDSECL3.3 2.525000.307500.525
NB100LVEP56DTR2G2:12ECL LVDS CMLECL3.3 2.525000.307500.525
NB100LVEP56MNG2:12ECL CML LVDSECL3.3 2.525000.307500.525
NB100LVEP56MNR2G2:12LVDS CML ECLECL3.3 2.525000.307500.525
2.5 V / 3.3 V ECL Dual Differential 2:1 Multiplexer (105kB) NB100LVEP56
AC Characteristics of ECL Devices NB100LVEP91
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
ECLinPS Plus™ Spice Modeling Kit MC10EPT20
ECLinPS and ECLinPS Lite SPICE I/O Modeling Kit MC100EP91
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information Guide NB100LVEP91
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Metastability and the ECLinPS Family MC10EPT20
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Storage and Handling of Drypack Surface Mount Device NB3U23C
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
ECLinPS Plus SPICE Modeling Kit NB4N840M
IBIS Model for NB100LVEP56DT 2.5V NB100LVEP56
IBIS Model for nb100lvep56dt 3.3V NB100LVEP56
EVBUM2057/D - 247 ECLTSSOP20EVB
TSSOP-20 WB NLSX3018
QFN24, 4x4, 0.5P NCN8026