NB3N106K: Clock Fanout Buffer, 1:6 Differential, 3.3 V, with HCSL Outputs

The NB3N106K is a differential 1:6 Clock and Data fanout buffer with High-speed Current Steering Logic (HCSL) outputs optimized for ultra low propagation delay variation. The NB3N106K is designed with HCSL clock distribution and FBDIMM applications in mind.

特性
  • 0.1 ps Typical RMS Phase Jitter
  • Operating Range: VCC = 3.0 V to 3.6 V with VEE = 0 V
  • Typical Input Clock Frequency 100, 133, 166, 200, 266, 333, and 400 MHz
  • 220 ps Typical Rise and Fall Times
  • 800 ps Typical Propagation Delay
  • 100 ps Maximum tpd Propagation Delay Variation per Diff Pair
  • Differential HCSL Output Levels
优势
  • Best in class for jitter performance
  • Conforms to Industry Standards
  • Wide range of clock frequencies
应用
  • Clock Distribution
  • PCIe I, II, III
  • Networking and Communications
  • High End Computing
  • General High Performance HCSL Fanout buffer
  • HCSL FBDIMM Memory CLOCK buffer
终端产品
  • Servers
  • Ethernet Switchers / Routers
  • FBDIMM Memory Card
应用注释 (6)
Document TitleDocument ID/SizeRevisionRevision Date
A System Designer's Guide for Building a PCIe Clock Tree while Addressing Timing ChallengesAND9202/D (179kB)1Mar, 2015
Board Level Application Notes for DFN and QFN PackagesAND8211/D (175.0kB)1
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN)AND8086/D (40.0kB)0
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Semiconductor Package Thermal CharacterizationAND8215/D (363.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
封装图纸 (1)
Document TitleDocument ID/SizeRevision
QFN24, 4x4, 0.5P485L-01 (60.0kB)B
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
Fanout Clock and Data Driver, 3.3 V Differential in 1:6, with HCSL OutputsNB3N106K.PDF (152.0kB)5
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NB3N106KMNGActivePb-free Halide freeQFN-24485L-011Tube92联系BDTIC
NB3N106KMNR2GActivePb-free Halide freeQFN-24485L-011Tape and Reel3000联系BDTIC
订购产品技术参数
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
NB3N106KMNGBuffer11:6ECL LVDS CMOS HCSL TTLHCSL3.30.11000.8400400400
NB3N106KMNR2GBuffer11:6ECL LVDS TTL CMOS HCSLHCSL3.30.11000.8400400400
Fanout Clock and Data Driver, 3.3 V Differential in 1:6, with HCSL Outputs (152.0kB) NB3N106K
A System Designer's Guide for Building a PCIe Clock Tree while Addressing Timing Challenges NCN2612B
Board Level Application Notes for DFN and QFN Packages NB6L56
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN) NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Semiconductor Package Thermal Characterization NGTB15N60EG
Storage and Handling of Drypack Surface Mount Device NB3U23C
QFN24, 4x4, 0.5P NCN8026