NB7L14M: Clock / Data Fanout Buffer / Translator, 2.5 V / 3.3 V, 1:4 Differential, 12 Gbps, with CML Outputs and Internal Termination

The NB7L14M is a differential 1-to-4 clock/data distribution chip with internal source termination and CML output structure, optimized for low skew and minimal jitter. The device produces two identical output copies of clock or data operating up to 8 GHz or 12 Gb/s, respectively.Inputs incorporate internal 50 Ohm termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), CML, LVCMOS, LVTTL, or LVDS. Differential 16mA CML (Current Mode Logic) output provides matching 50 Ohm terminations, and 400 mV output swings when externally terminated, 50 Ohm to VCC.

特性
  • Maximum Input Clock Frequency up to 8 GHz Typical
  • Maximum Input Data Rate up to 12Gb/s Typical
  • < 0.5 ps Maximum RMS Clock Jitter
  • < 10 ps Data Dependant Jitter
  • 30 ps Typical Rise & Fall Times
  • 110 ps Typical Propagation Delay
  • 6 ps Typical Within Device Skew
  • Operating Range: VCC = 2.375 V to 3.465 V with VEE = 0 V
  • CML Output Level (400 mV Peak-to-Peak Output)Differential Output Only
  • 50Ω Input and Output Termination Resistors
  • Functionally Compatible with Existing 2.5 V / 3.3V LVEL, LVEP, EP, and SG Devices
  • Pb-Free Packages are Available
应用
  • SDH/SONET OC-3 to OC-48 Data Buffering
  • High Speed Precision Edge Clocking
应用注释 (14)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN)AND8086/D (40.0kB)0
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuideAND8002 (71kB)12
GigaComm (SiGe) SPICE Modeling KitAND8077/D (157kB)6
Interfacing with ECLinPSAND8066/D (72kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Termination and Interface of ON Semiconductor ECL Logic Devices with CML (Current Mode Logic) Output StructureAND8173/D (144.0kB)3
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
封装图纸 (1)
Document TitleDocument ID/SizeRevision
QFN16, 3x3, 0.5P485G-01 (57.3kB)F
仿真模型 (1)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for nb7l14m 3.3VNB7L14M.IBS (21.0kB)1
评估板文档 (1)
Document TitleDocument ID/SizeRevisionRevision Date
NB7L14MMNGEVB ManualEVBUM2084/D (163.0kB)2
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
2.5V/3.3V, 10Gb/s Differential 1:4 Clock/Data Fanout Buffer/Translator with CML Outputs and Internal TerminationNB7L14M/D (207.0kB)6
评估板与开发工具
产品状况Compliance简短说明
NB7L14MMNGEVBActivePb-freeDifferential Clock Evaluation Board
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NB7L14MMNGActivePb-free Halide freeQFN-16485G-011Tube123联系BDTIC
NB7L14MMNR2GActivePb-free Halide freeQFN-16485G-011Tape and Reel3000联系BDTIC
订购产品技术参数
ProductTypeChannelsInput / Output RatioInput LevelOutput LevelVCC Typ (V)tJitterRMS Typ (ps)tskew(o-o) Max (ps)tpd Typ (ns)tR & tF Max (ps)fmaxClock Typ (MHz)fmaxData Typ (Mbps)
NB7L14MMNGBuffer11:4LVDS TTL CMOS CML ECLCML2.5 3.30.2150.1160800012000
NB7L14MMNR2GBuffer11:4LVDS CMOS ECL TTL CMLCML2.5 3.30.2150.1160800012000
2.5V/3.3V, 10Gb/s Differential 1:4 Clock/Data Fanout Buffer/Translator with CML Outputs and Internal Termination (207.0kB) NB7L14M
AC Characteristics of ECL Devices NB100LVEP91
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN) NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information Guide NB100LVEP91
GigaComm (SiGe) SPICE Modeling Kit NBSG86A
Interfacing with ECLinPS NB100LVEP91
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Storage and Handling of Drypack Surface Mount Device NB3U23C
Termination and Interface of ON Semiconductor ECL Logic Devices with CML (Current Mode Logic) Output Structure NB6L295M
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
IBIS Model for nb7l14m 3.3V NB7L14M
EVBUM2084/D - 163 NB7L14MMNGEVB
QFN16, 3x3, 0.5P NLSF308