NB7L585: Input Mux - 2:1 Differential, 2.5 V / 3.3 V, Clock / Data Fanout Buffer - 1:6 LVPECL

The NB7L585 is a differential 1:6 LVPECL Clock/Data distribution chip featuring a 2:1 Clock/Data input multiplexer with an input select pin. The INx/INxb inputs incorporate internal 50-ohm termination resistors and will accept LVPECL, CML, or LVDS logic levels. The NB7L585 produces six identical output copies of Clock or Data operating up to 5 GHz or 8 Gbps, respectively. As such, NB7L585 is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications. The NB7L585 is powered with either 2.5 V or 3.3 V supply. The NB7L585 is a member of the GigaComm™ family of high performance clock products.

特性
  • Maximum Input Data Rate > 8 Gb/s
  • Data Dependent Jitter < 15 ps
  • Maximum Input Clock Frequency > 5 GHz
  • Random Clock Jitter < 0.8 ps RMS
  • Low Skew 1:6 LVPECL Outputs, 20 ps max
  • 2:1 MultiLevel Mux Inputs
  • 175 ps Typical Propagation Delay
  • 55 ps Typical Rise and Fall Times
  • Differential LVPECL Outputs, 800 mV peaktopeak, typical
  • Internal 50-ohm Input Termination Resistors
  • VREFAC Reference Output
  • -40°C to +85°C Ambient Operating Temperature
应用
  • Muliplex and Fanout
终端产品
  • Routers
  • ATE, Instrumentation
应用注释 (1)
Document TitleDocument ID/SizeRevisionRevision Date
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
LVPECL Clock/Data Fanout Buffer/Translator 2.5V/3.3V Differential 2:1 Mux Input to 1:6NB7L585/D (88kB)2
仿真模型 (1)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for NB7L585NB7L585.IBS (46.0kB)1
封装图纸 (1)
Document TitleDocument ID/SizeRevision
QFN32, 5x5, 0.5P, 3.1x3.1EP488AM (57.4kB)A
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NB7L585MNGActivePb-free Halide freeQFN-32488AM1Tube74联系BDTIC
NB7L585MNR4GActivePb-free Halide freeQFN-32488AM1Tape and Reel1000联系BDTIC
NB7L585MNTWGActivePb-free Halide freeQFN-32488AM1Tape and Reel1000$5.8
订购产品技术参数
ProductInput/Output RatioChannelsInput LevelOutput LevelVCC Typ (V)fMax Typ (MHz)tJitter Typ (ps)tskew(OO) Max (ps)tpd Typ (ns)
NB7L585MNG2:61ECL LVDS CMLECL3.3 2.570000.2200.175
NB7L585MNR4G2:61ECL LVDS CMLECL2.5 3.370000.2200.175
NB7L585MNTWG2:61LVDS CML ECLECL2.5 3.370000.2200.175
LVPECL Clock/Data Fanout Buffer/Translator 2.5V/3.3V Differential 2:1 Mux Input to 1:6 (88kB) NB7L585
Termination of ECL Logic Devices NB100LVEP91
IBIS Model for NB7L585 NB7L585
QFN32, 5x5, 0.5P, 3.1x3.1EP NCN6804