NB7V586M: Input Mux - 2:1 Differential, 1.8 V, Clock / Data Fanout Buffer - 1:6 CML, 1.2 V / 1.8 V

The NB7V586M is a differential 1-to-6 CML Clock/Data Distribution chip featuring a 2:1 Clock/Data input multiplexer with an input select pin. The INx/INxb inputs incorporate internal 50-ohm termination resistors and will accept differential LVPECL, CML, or LVDS logic levels. The INx/INxb inputs and core logic are powered with a 1.8 V supply. The NB7V586M produces six identical differential CML output copies of Clock or Data. The outputs are configured as three banks of two differential pair. Each bank (or all three banks) have the flexibility of being powered by any combination of either a 1.8 V or 1.2 V supply. The 16 mA differential CML output structure provides matching internal 50-ohm source terminations and 400 mV output swings when externally terminated with a 50-ohm resistor to VCCOx. The 1:6 fanout design was optimized for low output skew and minimal jitter and is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications operating up to 6 GHz or 10 Gb/s typical. The VREFAC reference outputs can be used to rebias capacitor-coupled differential or single-ended input signals. The NB7V586M is offered in a low profile 5mm x 5mm 32-pin Pb-Free QFN package.

特性
  • Maximum Input Data Rate > 10 Gb/s Typical
  • Data Dependent Jitter < 10 ps
  • Maximum Input Clock Frequency > 6 GHz Typical
  • Random Clock Jitter < 0.8 ps RMS, Max
  • Low Skew 1:6 CML Outputs, 30 ps Max
  • 2:1 MultiLevel Mux Inputs
  • 175 ps Typical Propagation Delay
  • 50 ps Typical Rise and Fall Times
  • Differential CML Outputs, 330 mV PeaktoPeak, Typical
  • Operating Range: VCC = 1.71 V to 1.89 V; VCCOx = 1.14 V to 1.89 V
  • Internal 50-ohm Input Termination Resistors
  • VREFAC Reference Output
  • 40C to +85C Ambient Operating Temperature
应用
  • SONET, SDH, Fibre Channel, Gigabit Ethernet clock / Data distribution
终端产品
  • Servers, Routers, Networking, Instrumentation
仿真模型 (1)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for NB7V586MNB7V586M.IBS (41.0kB)3
封装图纸 (1)
Document TitleDocument ID/SizeRevision
QFN32, 5x5, 0.5P, 3.1x3.1EP488AM (57.4kB)A
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
1.8V Differential 2:1 Mux Input to 1.2V/1.8V 1:6 CML Clock/Data Fanout Buffer /TranslatorNB7V586M/D (134.0kB)0
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NB7V586MMNGActivePb-free Halide freeQFN-32488AM1Tube74联系BDTIC
NB7V586MMNR4GActivePb-free Halide freeQFN-32488AM1Tape and Reel1000联系BDTIC
订购产品技术参数
ProductInput/Output RatioChannelsInput LevelOutput LevelVCC Typ (V)fMax Typ (MHz)tJitter Typ (ps)tskew(OO) Max (ps)tpd Typ (ns)
NB7V586MMNG2:11CML LVDS ECLCML1.860000.2300.175
NB7V586MMNR4G2:11LVDS ECL CMLCML1.860000.2300.175
1.8V Differential 2:1 Mux Input to 1.2V/1.8V 1:6 CML Clock/Data Fanout Buffer /Translator (134.0kB) NB7V586M
IBIS Model for NB7V586M NB7V586M
QFN32, 5x5, 0.5P, 3.1x3.1EP NCN6804