PSD835G2 Flash PSD,5 V电源,8位微控制器4兆位+双256千比特闪存和64千比特的SRAM
The PSD family of memory systems for microcontrollers (MCUs) brings In-System-
Programmability (ISP) to Flash memory and programmable logic. The result is a simple and
flexible solution for embedded designs. PSD devices combine many of the peripheral
functions found in MCU based applications.
The CPLD in the PSD devices features an optimized macrocell logic architecture. The PSD
macrocell was created to address the unique requirements of embedded system designs. It
allows direct connection between the system address/data bus, and the internal PSD
registers, to simplify communication between the MCU and other supporting devices.
The PSD family offers two methods to program the PSD Flash memory while the PSD is
soldered to the circuit board: In-System Programming (ISP) via JTAG, and In-Application
Programming (IAP).
PSD835G2 特性:
- Flash in-system programmable (ISP)
peripheral for 8-bit MCUs
- Dual bank flash memories
– 4 Mbits of primary Flash memory
(8 uniform sectors, 64 Kbytes)
– 256 Kbits of secondary Flash memory with
4 sectors
– Concurrent operation: READ from one
memory while erasing and writing the other
- 64 Kbit of SRAM
- 52 reconfigurable I/O ports
- Enhanced JTAG serial port
- PLD with macrocells
– Over 3000 gates of PLD: CPLD and DPLD
– CPLD with 16 output macrocells (OMCs)
and 24 Rev 5 macrocells (IMCs)
– DPLD - user defined internal chip select
decoding
- 52 individually configurable I/O port pins
They can be used for the following functions:
– MCU I/Os
– PLD I/Os
– Latched MCU address output
– Special function I/Os.
– I/O ports may be configured as open-drain
outputs.
- In-system programming (ISP) with JTAG
– Built-in JTAG compliant serial port allows
full-chip in-system programmability
– Efficient manufacturing allow easy product
testing and programming
– Use low cost FlashLINK cable with PC
- Page register
– Internal page register that can be used to
expand the microcontroller address space
by a factor of 256
- Programmable power management
- High endurance
– 100,000 Erase/WRITE cycles of Flash
memory
– 1,000 Erase/Write cycles of PLD
– 15 year data retention
- 5 V±10% single supply voltage
- Standby current as low as 50 μA
- Memory speed
– 70 ns Flash memory and SRAM access
time for VCC = 4.5 to 5.5 V
– 90 ns Flash memory and SRAM access
time for VCC = 4.5 to 5.5 V
- ECOPACK? package
PSD835G2 技术支持与电子电路设计开发资源下载
- PSD835G2 数据手册DataSheet下载.PDF
- 相关产品选型( Excel 文档格式)
- 可编程系统存储器选型指南
- ST与其他品牌EEPROM选型对照表
- ST和竞争对手Atmel、Macronix、Holtek、Oki、Winbond的对照 (产品彩页, PDF)
- RFID和射频内存产品 . PDF
- 提升灵活性与world'sn ° 1 EEPROM的供应商. PDF
- 意法半导体应用支持. PDF
- 汽车级半导体器件. PDF
- 周围半导体机顶盒应用. PDF