XRT73R12 12-Channel DS3/E3/STS-1 Line Interface Unit
The XRT73R12 is a Six-Channel fully integrated Line Interface Unit (LIU) for E3/DS3/STS-1 applications. It incorporates six independent Receivers and Transmitters in a single 208-pin QFP package.
技术特性
- Receiver:
- On chip Clock and Data Recovery circuit for high input jitter tolerance
- Meets E3/DS3/STS-1 Jitter Tolerance Requirements
- Detects and Clears LOS as per G.775
- Receiver Monitor mode handles up to 20 dB flat loss with 6 dB cable attenuation
- On chip B3ZS/HDB3 encoder and decoder that can be either enabled or disabled
- On-chip Clock Synthesizer generates the appropriate rate clock from a single frequency Crystal
- Provides low jitter clock outputs for either E3, DS3 or STS-1 rates
- Meets Jitter Tolerance Requirements, as specified in ITU-T G.823_1993 for E3 Applications
- Meets Jitter Tolerance Requirements, as specified in Bellcore GR-499-CORE for DS3 Applications
Transmitter:
- Compliant with Bellcore GR-499, GR-253 and ANSI T1.102 Specification for transmit pulse
- Tri-state Transmit output capability for Redundancy applications
- Transmitters can be turned on or off
Control and Diagnostics:
- 5 wire Serial Microprocessor Interface for control and configuration
- Supports optional internal Transmit Driver Monitoring
- PRBS Error Counter Register to accumulate errors
- Hardware Mode for control and configuration
- Supports Local, Remote and Digital Loop-backs
- Single 3.3 V ± 5% power supply
- 5 V Tolerant I/O
- Available in 432 ball TBGA
- -40°C to 85°C Industrial Temperature Range
- Pb-Free, RoHS Compliant Versions Offere
|
技术指标
频道数量 |
12 |
数据传输速率(s) |
DS3, E3, STS-1 |
Clk Rec |
Yes |
短途/长途 |
n/a |
温度.范围 |
Ind. |
OpPwr Sup/Max Cur |
3V ±5% |
封装 |
TBGA-420 |
应用领域 APPLICATION
- E3/DS3 Access Equipment
- STS1-SPE to DS3 Mapper
- DSLAMs
- Digital Cross Connect Systems
- CSU/DSU Equipment
- Routers
- Fiber Optic Terminals
订购信息 Ordering Information
器件型号 |
有害物质限制 |
最低温度 |
最高温度 |
状态 |
立刻购买 |
申请样片 |
XRT73R12IB-F |
|
-40 |
85 |
Active |
|
|
XRT73R12IB |
|
-40 |
85 |
Active |
功能框图 Functional Block Diagram
|