CM2006:VGA Port Companion Circuit for Monitors
The CM2006 connects between the VGA or DVI-I port connector and the internal analog or digital flat panel controller logic. The CM2006 incorporates ESD protection for all signals, level shifting for the DDC signals and buffering for the SYNC signals. ESD protection for the video, DDC and SYNC lines is implemented with low-capacitance current steering diodes. All connector interface pins are designed to safely handle the high current spikes specified by IEC-61000-4-2 Level 4 (±8kV contact discharge). The ESD protection for the DDC, SYNC and VIDEO signal pins is designed to prevent ''backdrive current'' when the device is powered down while connected to a video source that is powered up. Separate positive supply rails are provided for the VIDEO / SYNC signals and DDC signals to facilitate interfacing with low voltage video controller ICs and microcontrollers to provide design flexibility in multisupply-voltage environments. Two Schmitt-triggered non-inverting buffers redrive and condition the HSYNC and VSYNC signals from the video connector (SYNC1, SYNC2). These buffers accept VESA VSIS compliant TTL input signals and convert them to CMOS output levels that swing between ground and VCC. Two N-channel MOSFETs provide the level shifting function required when the DDC controller or EDID EEPROM is operated at a lower supply voltage than the monitor. The gate terminals for these MOSFETS (VCC_DDC) should be connected to the supply rail (typically 3.3V, 2.5V etc.) that supplies power to the transceivers of the DDC controller. The CM1693 is housed in space saving, low profile, 0.40mm pitch uDFN packages in a RoHS compliant,lead-free format.
技术特性
- Includes ESD protection, level-shifting, buffering and sync impedance matching
- VESA VSIS Version 1 Revision 2 compatible interface
- 7 channels of ESD protection for all VGA port connector pins. All pins meet IEC-61000-4-2 Level 4 ESD requirements (8kV contact discharge)
- Very low loading capacitance from ESD protection diodes on VIDEO lines (3pF maximum)
- Bidirectional level shifting N-channel FETs provided for DDC_CLK and DDC_DATA channels
- Schmitt-triggered input buffers for HSYNC and VSYNC lines
应用
|
封装图 PACKAGE DIMENSIONS
|
订购信息 Ordering Information
产品 |
状况 |
Compliance |
具体说明 |
封装 |
MSL* |
容器 |
预算价格 (1千个数量的单价) |
类型 |
外形 |
类型 |
数量 |
CM2006-02QR |
Active |
|
VGA Port Companion Circuit for Monitors |
QSOP-16 |
492-01 |
1 |
Tape and Reel |
2500 |
$0.3067 |
数据资料DataSheet下载