SN74GTL2107 12 位 GTL-/GTL/GTL+ 至 LVTTL 转换器

The SN74GTL2107 is a 12-bit translator that interfaces between the 3.3-V LVTTL chip set I/O and the Xeon™ processor GTL-/GTL/GTL+ I/O. The device is designed for platform health management in dual-processor applications.

SN74GTL2107
No. of Bits  
No. of Outputs 9  
Bus Drive(Max)(ma) 12  
Static Current(Max)(mA)  
tpd max(ns)  
Voltage Nodes(Nom)(V)  
Operating Temperature Range(°C) -40 to 85  
Pin/Package 28TSSOP  
Technology Family GTL 
SN74GTL2107 特性
SN74GTL2107 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
SN74GTL2107PW ACTIVE -40 to 85 2.00 | 1ku TSSOP (PW) | 28 50 | TUBE  
SN74GTL2107PWE4 ACTIVE -40 to 85 2.00 | 1ku TSSOP (PW) | 28 50 | TUBE  
SN74GTL2107PWG4 ACTIVE -40 to 85 2.00 | 1ku TSSOP (PW) | 28 50 | TUBE  
SN74GTL2107PWR ACTIVE -40 to 85 1.65 | 1ku TSSOP (PW) | 28 2000 | LARGE T&R  
SN74GTL2107PWRE4 ACTIVE -40 to 85 1.65 | 1ku TSSOP (PW) | 28 2000 | LARGE T&R  
SN74GTL2107PWRG4 ACTIVE -40 to 85 1.65 | 1ku TSSOP (PW) | 28 2000 | LARGE T&R  
SN74GTL2107 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
SN74GTL2107PW Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PW SN74GTL2107PW
SN74GTL2107PWE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PWE4 SN74GTL2107PWE4
SN74GTL2107PWG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PWG4 SN74GTL2107PWG4
SN74GTL2107PWR Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PWR SN74GTL2107PWR
SN74GTL2107PWRE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PWRE4 SN74GTL2107PWRE4
SN74GTL2107PWRG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74GTL2107PWRG4 SN74GTL2107PWRG4
SN74GTL2107 应用技术支持与电子电路设计开发资源下载
  1. SN74GTL2107 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器电压电平转换产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)