SN74GTLPH306 2048 x 9 同步 FIFO 存储器
The SN74GTLPH306 is a medium-drive, 8-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19
|
SN74GTLPH306 |
Voltage Nodes(V) |
3.3 |
A Side |
LVTTL |
B Side |
GTL |
Fclock(Max)(MHz) |
175 |
Bus Drive(ma) |
+/-24 |
No. of Bits |
8 |
Static Current |
20 mA |
Rating |
Catalog |
Technology Family |
GTLP |
SN74GTLPH306 特性
- TI-OPC™ Circuitry Limits Ringing on Unevenly Loaded Backplanes
- OEC™ Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
- LVTTL Interfaces Are 5-V Tolerant
- Medium-Drive GTLP Outputs (50 mA)
- LVTTL Outputs (\x9624 mA/24 mA)
- GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
- Ioff and Power-Up 3-State Support Hot Insertion
- Bus Hold on A-Port Data Inputs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
SN74GTLPH306 芯片订购指南
器件 |
状态 |
温度 |
价格(美元) |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
SN74GTLPH306DW |
ACTIVE |
-40 to 85 |
4.75 | 1ku |
SOIC (DW) | 24 |
25 | TUBE |
|
SN74GTLPH306DWG4 |
ACTIVE |
-40 to 85 |
4.75 | 1ku |
SOIC (DW) | 24 |
25 | TUBE |
|
SN74GTLPH306DWR |
ACTIVE |
-40 to 85 |
4.00 | 1ku |
SOIC (DW) | 24 |
2000 | LARGE T&R |
|
SN74GTLPH306DWRE4 |
ACTIVE |
-40 to 85 |
4.00 | 1ku |
SOIC (DW) | 24 |
2000 | LARGE T&R |
|
SN74GTLPH306DWRG4 |
ACTIVE |
-40 to 85 |
4.00 | 1ku |
SOIC (DW) | 24 |
2000 | LARGE T&R |
|
SN74GTLPH306 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
SN74GTLPH306DW |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
SN74GTLPH306DW |
SN74GTLPH306DW |
SN74GTLPH306DWG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
SN74GTLPH306DWG4 |
SN74GTLPH306DWG4 |
SN74GTLPH306DWR |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
SN74GTLPH306DWR |
SN74GTLPH306DWR |
SN74GTLPH306DWRE4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
SN74GTLPH306DWRE4 |
SN74GTLPH306DWRE4 |
SN74GTLPH306DWRG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
SN74GTLPH306DWRG4 |
SN74GTLPH306DWRG4 |
SN74GTLPH306 应用技术支持与电子电路设计开发资源下载
- TI 德州仪器特殊逻辑产品选型与价格 . xls
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)