SN74LV27A 三路 3 输入正或非门

These triple 3-input positive-nor gates are designed for 2-V to 5.5-V VCC operation.

The 'LV27A devices perform the Boolean function Y = (A + B + C)\ or Y = A\ • B\ • C\ in positive logic.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down

SN74LV27A
Rating Catalog 
Technology Family LV-A
SN74LV27A 特性
SN74LV27A 芯片订购指南
器件 状态 温度 价格 封装 | 引脚 封装数量 | 封装载体 丝印标记
SN74LV27AD ACTIVE -40 to 85 0.15 | 1ku SOIC (D) | 14 50 | TUBE  
SN74LV27ADE4 ACTIVE -40 to 85 0.15 | 1ku SOIC (D) | 14 50 | TUBE  
SN74LV27ADG4 ACTIVE -40 to 85 0.15 | 1ku SOIC (D) | 14 50 | TUBE  
SN74LV27ADR ACTIVE -40 to 85 0.13 | 1ku SOIC (D) | 14 2500 | LARGE T&R  
SN74LV27ADRE4 ACTIVE -40 to 85 0.13 | 1ku SOIC (D) | 14 2500 | LARGE T&R  
SN74LV27ADRG4 ACTIVE -40 to 85 0.13 | 1ku SOIC (D) | 14 2500 | LARGE T&R  
SN74LV27AN ACTIVE -40 to 85 0.13 | 1ku PDIP (N) | 14 25 | TUBE  
SN74LV27ANE4 ACTIVE -40 to 85 0.13 | 1ku PDIP (N) | 14 25 | TUBE  
SN74LV27A 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
SN74LV27AD Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27AD SN74LV27AD
SN74LV27ADE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27ADE4 SN74LV27ADE4
SN74LV27ADG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27ADG4 SN74LV27ADG4
SN74LV27ADR Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27ADR SN74LV27ADR
SN74LV27ADRE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27ADRE4 SN74LV27ADRE4
SN74LV27ADRG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV27ADRG4 SN74LV27ADRG4
SN74LV27AN Pb-Free (RoHS)  CU NIPDAU  N/A for Pkg Type SN74LV27AN SN74LV27AN
SN74LV27ANE4 Pb-Free (RoHS)  CU NIPDAU  N/A for Pkg Type SN74LV27ANE4 SN74LV27ANE4
SN74LV27A 应用技术支持与电子电路设计开发资源下载
  1. SN74LV27A 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器门电路产品选型与价格 . xls
  3. Logic Guide 2009 (PDF 4263 KB)
  4. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  5. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  6. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  7. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  8. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  9. Designing With Logic (PDF 186 KB)
  10. Live Insertion (PDF 150 KB)
  11. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  12. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  13. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  14. LOGIC Pocket Data Book (PDF 6001 KB)
  15. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  16. Logic Cross-Reference (PDF 2938 KB)