CD4085B CMOS 双路 2 宽度 2 输入与-或-反向门
CD4085 contains a pair of AND-OR-INVERT gates, each consisting of two 2-input AND gates driving a 3-input NOR gate. Individual inhibit controls are provided for both A-O-I gates.
The CD4085B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).
|
CD4085B |
Voltage Nodes(V) |
5, 10, 15 |
Rating |
Catalog |
Technology Family |
CD4000 |
CD4085B 特性
- Medium-speed operation - tPHL = 90 ns; tPLH = 125 ns (typ.) at 10 V
- Individual inhibit controls
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package-temperature range):
- 1 V at VDD = 5 V
- 2 V at VDD = 10 V
- 2.5 V at VDD = 15 V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices
CD4085B 芯片订购指南
器件 |
状态 |
温度 |
价格 |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
CD4085BE |
ACTIVE |
-55 to 125 |
0.33 | 1ku |
PDIP (N) | 14 |
25 | TUBE |
CD4085BE |
CD4085BEE4 |
ACTIVE |
-55 to 125 |
0.33 | 1ku |
PDIP (N) | 14 |
25 | TUBE |
CD4085BE |
CD4085BM |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
SOIC (D) | 14 |
40 | TUBE |
CD4085BM |
CD4085BM96 |
ACTIVE |
-55 to 125 |
0.28 | 1ku |
SOIC (D) | 14 |
2500 | LARGE T&R |
CD4085BM |
CD4085BM96E4 |
ACTIVE |
-55 to 125 |
0.28 | 1ku |
SOIC (D) | 14 |
2500 | LARGE T&R |
CD4085BM |
CD4085BM96G4 |
ACTIVE |
-55 to 125 |
0.28 | 1ku |
SOIC (D) | 14 |
2500 | LARGE T&R |
CD4085BM |
CD4085BME4 |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
SOIC (D) | 16 |
40 | TUBE |
CD4085BM |
CD4085BMG4 |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
SOIC (D) | 14 |
40 | TUBE |
CD4085BM |
CD4085BMT |
ACTIVE |
-55 to 125 |
0.75 | 1ku |
SOIC (D) | 14 |
250 | SMALL T&R |
CD4085BM |
CD4085BMTE4 |
ACTIVE |
-55 to 125 |
0.75 | 1ku |
SOIC (D) | 14 |
250 | SMALL T&R |
CD4085BM |
CD4085BMTG4 |
ACTIVE |
-55 to 125 |
0.75 | 1ku |
SOIC (D) | 14 |
250 | SMALL T&R |
CD4085BM |
CD4085BPW |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
TSSOP (PW) | 14 |
90 | TUBE |
CM085B |
CD4085BPWE4 |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
TSSOP (PW) | 14 |
90 | TUBE |
CM085B |
CD4085BPWG4 |
ACTIVE |
-55 to 125 |
0.34 | 1ku |
TSSOP (PW) | 14 |
90 | TUBE |
CM085B |
CD4085B 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
CD4085BE |
Pb-Free (RoHS) |
CU NIPDAU |
N/A for Pkg Type |
CD4085BE |
CD4085BE |
CD4085BEE4 |
Pb-Free (RoHS) |
CU NIPDAU |
N/A for Pkg Type |
CD4085BEE4 |
CD4085BEE4 |
CD4085BM |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BM |
CD4085BM |
CD4085BM96 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BM96 |
CD4085BM96 |
CD4085BM96E4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BM96E4 |
CD4085BM96E4 |
CD4085BM96G4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BM96G4 |
CD4085BM96G4 |
CD4085BME4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BME4 |
CD4085BME4 |
CD4085BMG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BMG4 |
CD4085BMG4 |
CD4085BMT |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BMT |
CD4085BMT |
CD4085BMTE4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BMTE4 |
CD4085BMTE4 |
CD4085BMTG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BMTG4 |
CD4085BMTG4 |
CD4085BPW |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BPW |
CD4085BPW |
CD4085BPWE4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BPWE4 |
CD4085BPWE4 |
CD4085BPWG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CD4085BPWG4 |
CD4085BPWG4 |
CD4085B 应用技术支持与电子电路设计开发资源下载
- CD4085B 数据资料 dataSheet 下载.PDF
- TI 德州仪器门电路产品选型与价格 . xls
- Logic Guide 2009 (PDF 4263 KB)
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)